Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Scroll Title
anchorTable_SIP_JTG
titleJTAG pins connection

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

JTAG Signal

B2B Pin

TMSJM2J2-12
TDIJM2J2-10
TDOJM2J2-8
TCKJM2J2-6


MIO Pins

Scroll Title
anchorTable_OBP_MIOs
titleMIOs pins

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO PinSchematicNotes
MIO0MIO0RTC interrupt
MIO1SPI_CSSPI Flash
MIO2-5SPI_DQ0-3/M0-3SPI Flash
MIO6SPI_SCK/M4SPI Flash clock
MIO7LED REDLED
MIO8DCAN Transceiver
MIO9RCAN Transceiver
MIO10IO_0JM1J1-7
MIO11IO_1JM1J1-9
MIO12IO_2JM1J1-11
MIO13IO_3JM1J1-13
MIO14SCLEEPROM
MIO15SDAEEPROM
MIO16-MIO53PS_MIOxx

UART

There is no fixed mapping for PS7 UART, if needed it can be mapped to free pins from MIO1 Bank or via EMIO to PL pins.

Recommended mapping for primary (console, debug) UART are MIO52, MIO53.




On-board Peripherals

Page properties
hiddentrue
idComments

Notes :

  • add subsection for every component which is important for design, for example:
    • Two 100 Mbit Ethernet Transciever PHY
    • USB PHY
    • Programmable Clock Generator
    • Oscillators
    • eMMCs
    • RTC
    • FTDI
    • ...
    • DIP-Switches
    • Buttons
    • LEDs

...

Scroll Title
anchorTable_PWR_BV
titleZynq SoC bank voltages.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Bank          

Schematic Name

Voltage

HR I/O BankNotes
500VCCO_MIO0_5003.3VSupported
501

VCCO_MIO1_500

Variable

502VCCO_DDR_5021.5VSupported
13 HRVCCO_13 Variable
Supplied by the carrier board. J1
33 HR3.3V3.3VSupportedSupplied by carrier board. J3
34 HR3.3V3.3VSupported


35 HR3.3V3.3VSupported

Supplied by the carrier board. J2, J3


Board to Board Connectors

...