Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Scroll Title
anchorTable_SIP_B2B
titleGeneral PL I/O to B2B connectors information

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

FPGA BankTypeB2B ConnectorI/O Signal CountVoltage LevelNotes
13HRJ148(24)VCCO_13variable from carrier
500HRJ143.3V
501HRJ237VMIO1variable from carrier
33HRJ3343.3V
35HRJ3203.3V
35HRJ2223.3V



Ethernet pins connections to Board to Board (B2B). Ethernet components ETH1 and ETH2 are connected to B2B connector J3.

Scroll Title
anchorTable_SIP_B2B_Eth
titleEthernet PHY B2B connectors.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

SchematicETH1ETH2PullupNotes
CTREFJ3-57J3-25
Magnetics center tap voltage
TD+J3-58J3-28on-board
TD-J3-56J3-26on-board
RD+J3-52J3-22on-board
RD-J3-50J3-20on-board
LED1J3-55J3-23on-board
LED2J3-53J3-21on-board
LED3J3-51J3-19on-board
POWERDOWN/INTL21R20on-chip
RESET_NM15R16on-chipActive low PHY Reset



Scroll Title
anchorTable_SIP_B2B_CAN
titleCAN B2B connectors.General PL I/O to B2B connectors information

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

FPGA Bank
SchematicB2B
Connector
I/O Signal Count
Voltage LevelNotes
13
CANHJ1
48(24)VCCO_13variable from carrier500J143.3V501J237VMIO1variable from carrier33J3343.3V35J3203.3V
-2
Magnetics center tap voltage
CANLJ1-4on-board



JTAG Interface

JTAG access to the Xilinx XA7Z020 FPGA through B2B connector JM2.

...

Scroll Title
anchorTable_OBP_MIOs
titleMIOs pins

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO PinSchematicNotes
MIO0MIO0RTC interrupt
MIO1SPI_CSSPI Flash
MIO2-5SPI_DQ0-3/M0-3SPI Flash
MIO6SPI_SCK/M4SPI Flash clock
MIO7LED REDLED
MIO8DCAN Transceiver
MIO9RCAN Transceiver
MIO10IO_0J1-7
MIO11IO_1J1-9
MIO12IO_2J1-11
MIO13IO_3J1-13
MIO14SCLEEPROMI2C
MIO15SDAEEPROMI2C
MIO16-MIO53PS_MIOxx



On-board Peripherals

...

Scroll Title
anchorTable_PWR_BV
titleZynq SoC bank voltages.

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Bank          

Schematic Name

Voltage

HR I/O BankNotes
500VCCO_MIO0_5003.3VSupported
501

VCCO_MIO1_500

Variable

502VCCO_DDR_5021.5VSupported
13 HRVCCO_13 VariableSupportedSupplied by the carrier board. J1
33 HR3.3V3.3VSupportedSupplied by carrier board. J3
34 HR3.3V3.3VSupported


35 HR3.3V3.3VSupported

Supplied by the carrier board. J2, J3


...