Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Scroll Title
anchorTable_SIP_JTG
titleJTAG pins connection

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

JTAG Signal

B2B Pin

TMSJ2-12
TDIJ2-10
TDOJ2-8
TCKJ2-6


MIO Pins

Scroll Title
anchorTable_OBP_MIOs
titleMIOs pins

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO PinSchematicB2BDirectionPullupNotes
MIO0MIO0-
EnableRTC interrupt
MIO1SPI_CS-OutEnableSPI Flash
MIO2-5SPI_DQ0..SPI_DQ3/M0...M3-InoutDisableSPI Flash
MIO6SPI_SCK/M4-OutDisableSPI Flash clock
MIO7LED RED-OutDisableLED
MIO8TX-OutDisableCAN Transceiver
MIO9RX-OutEnableCAN Transceiver
MIO10IO_0J1-7InoutEnableGPIO
MIO11IO_1J1-9InoutEnableGPIO
MIO12IO_2J1-11InoutEnableGPIO
MIO13IO_3J1-13InoutEnableGPIO
MIO14SCL-InoutEnableI2C
MIO15SDA-InoutEnableI2C
MIO16-J2-17InoutEnableGPIO
MIO17-J2-18InoutEnableGPIO
MIO18-J2-27InoutEnableGPIO
MIO19-J2-23InoutEnableGPIO
MIO20-J2-28InoutEnableGPIO
MIO21-J2-22InoutEnableGPIO
MIO22-J2-26InoutEnableGPIO
MIO23-J2-20InoutEnableGPIO
MIO24-J2-24InoutEnableGPIO
MIO25-J2-21InoutEnableGPIO
MIO26-J2-25InoutEnableGPIO
MIO27-J2-19InoutEnableGPIO
MIO28Tx_clkJ2-51OutEnableETH
MIO29Txd0J2-44OutEnableETH
MIO30Txd1J2-49OutEnableETH
MIO31Txd2J2-43OutEnableETH
MIO32Txd3J2-42OutEnableETH
MIO33Tx_ctlJ2-46OutEnableETH
MIO34Rx_clkJ2-48InEnableETH
MIO35Rxd0J2-47InEnableETH
MIO36Rxd1J2-41InEnableETH
MIO37Rxd2J2-52InEnableETH
MIO38Rxd3J2-45InEnableETH
MIO39Rx_ctlJ2-50InEnableETH
MIO40CLKJ2-34InoutDisableSD on carrier
MIO41CmdJ2-29InoutDisableSD on carrier
MIO42Data0J2-37InoutDisableSD on carrier
MIO43Data1J2-40InoutDisableSD on carrier
MIO44Data2J2-32InoutDisableSD on carrier
MIO45Data3J2-31InoutDisableSD on carrier
MIO46wpJ2-35InEnableSD on carrier
MIO47cdJ2-33InEnableSD on carrier
MIO48MIO48J2-30OutEnableLED Red on Carrier
MIO49MIO49J2-38OutEnableLED Yellow on Carrier
MIO50MIO50J2-36OutEnableLED Green on Carrier
MIO51MIO51J2-39InoutDisableGPIO
MIO52UART_TxdJ2-15OutEnableUART transfer
MIO53UART_RxdJ2-16InEnableUART receive


...

Scroll Title
anchorTable_OBP_EEP
titleI2C EEPROM interface MIOs and pins

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO PinSchematicPinNotes
MIO15SDAU11-3On-board RTC, and EEPROM
MIO14SCLU11-1On-board RTC, and EEPROM


LEDs

Scroll Title
anchorTable_OBP_LED
titleOn-board LEDs

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

SchematicColorConnected toActive LevelIO Standard
D9GreenDONELownot applicable
D8REDMIO7Highnot applicable
D4GreenBank 33 - V18HighLVCMOS33


...

The TE0728 SoM has two volatile DDR3 SDRAM IC for storing user application code and data.

 Configuration of the DDR3 memory controller in the FPGA should be done using the MIG tool in the Xilinx Vivado Design Suite IP catalog.

Ethernet

There are two 100 MBit Extreme Temperature Ethernet provided by Texas Instrument on the board. Datasheet is provided at TI website. Both PHY's are connected with all I/O Pins to FPGA Bank 34 (VCCIO = 3.3V). PHY Clock 25 MHz source is provided from MEMS Oscillator. There is no sharing of signals for the two PHY's.

...