Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Page properties
hiddentrue
idComments

Note for Download Link of the Scroll ignore macro:


Scroll Ignore

Download PDF version of this document.


Scroll pdf ignore

Table of Contents

Table of Contents

Overview

The Trenz Electronic TE0xxx-xx ... is an industrial-grade ... module ... based on Xilinx ...TEI0016 is a commercial-grade module based on Intel® MAX 10. Intel MAX 10 devices are the ideal solution for system management, I/O expansion, communication control planes, industrial, automotive, and consumer applications.

Refer to http://trenz.org/tec0850tei0016-info for the current online version of this manual and other available documentation.

...

Page properties
hiddentrue
idComments

Note:
Use 'Key Features' description in shoping page, for example: https://shop.trenz-electronic.de/de/TE0728-04-1Q-SoC-Micromodul-mit-Xilinx-Automotive-Zynq-7020-512-MByte-DDR3L-6-x-6-cm

  • ...
  • ....
  • ....

Block Diagram

...

hiddentrue
idComments

add drawIO object here.

Note

For more information regarding how to draw a diagram, Please refer to "Diagram Drawing Guidline" .

...

anchorFigure_OV_BD
titleTExxxx block diagram
Scroll Ignore

Create DrawIO object here: Attention if you copy from other page, objects are only linked.

Scroll Only

image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed

  • Intel® MAX 10 Commercial [10M08SAU169C8G]

    • Package: UBGA-169

    • Speed Grade: C8 (Slowest)

    • Temperature: 0°C to 85°C

    • Package compatible device 10M08...10M16 as assembly variant on request possible

  • SDRAM Memory up to 32 Mbyte (8Mbyte default)

  • USB 2.0 Multipurpose UART/FIFO IC (FT2232H)

    • 4 Kbit EEPROM Memory for FTDI configuration data
    • Micro USB Receptacle (communication and power)
  • SPI Flash - NOT INSTALLED (only special option)

  • 8x User LED 
  • Micro USB Connector

  • 16 Bit Analog to Digital Converter with 1 MSPS or 500 kSPS

  • 2x SMA Female Connector

  • I/O interface: 23x GPIO

  • Power Supply: 5V (from USB)

  • Dimension: 25 mm x 86.5 mm

  • Others:

    • Instrumentation Amplifier

    • Differential Amplifier

    • Operational Amplifier

Block Diagram

Main Components

Page properties
hiddentrue
idComments

Notes :

  • Picture of the PCB (top and bottom side) with labels of important components
  • Add List below

    add drawIO object here.

    Note

    For more information regarding how to add board photoesdraw a diagram, Please refer to "Diagram Drawing Guidline" .


    ...

    Scroll Title
    anchorFigure_OV_BD
    titleTExxxx main componentsTEI0016 block diagram


    Scroll Ignore

    draw.io Diagram
    bordertruefalse
    viewerToolbartrue
    fitWindowfalse
    diagramDisplayName
    lboxtrue
    revision13
    diagramNameTEI0016_OV_MCBD
    simpleViewerfalse
    width
    diagramWidth639
    linksauto
    tbstylehidden
    diagramWidth641revision1


    Scroll Only

    Image Removed

    1. ...
    2. ...
    3. ...

    Initial Delivery State

    Image Added


    Main Components

    Page properties
    hidden
    Page properties
    hiddentrue
    idComments

    Notes :

    Only components like EEPROM, QSPI flash and DDR3 can be initialized by default at manufacture.

    If there is no components which might have initial data ( possible on carrier) you must keep the table empty

    Scroll Title
    anchorTable_OV_IDS
    titleInitial delivery state of programmable devices on the module
    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    stylewidths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Storage device name

    Content

    Notes

    Quad SPI Flash

    EEPROMDDR3 SDRAMSystem Controller CPLD

    Configuration Signals

    Page properties
    hiddentrue
    idComments
    • Overview of Boot Mode, Reset, Enables.

    ...

    anchorTable_OV_BP
    titleBoot process.

    ...

    MODE Signal State

    ...

    anchorTable_OV_RST
    titleReset process.
    • Picture of the PCB (top and bottom side) with labels of important components
    • Add List below


    Note

    For more information regarding how to add board photoes, Please refer to "Diagram Drawing Guidline" .



    Scroll Title
    anchorFigure_OV_BD
    titleTEI0016 main components


    Scroll Ignore

    draw.io Diagram
    borderfalse
    viewerToolbartrue
    fitWindowfalse
    diagramDisplayName
    lboxtrue
    revision15
    diagramNameTEI0016_OV_MC
    simpleViewerfalse
    width
    linksauto
    tbstylehidden
    diagramWidth641


    Scroll Only

    Image Added


    1. SMA Connector, J5...6
    2. Amplifier, U12
    3. Analog to Digital Converter, U6
    4. Voltage Reference, U8
    5. Voltage Regulator, U10 - U13 - U16
    6. Switching Voltage Regulator/LDO, U11 - U4
    7. SDRAM Memory, U2
    8. Intel® MAX 10 FPGA, U1
    9. SPI Flash Memory, U5 (not populated)
    10. 12.00 MHz MEMS oscillator, U7
    11. FTDI USB to JTAG/UART/FIFO, U3
    12. User LEDs, D2...9
    13. 4Kb EEPROM, U9
    14. Configuration LED (Red) , D10
    15. Power-on LED (Green), D1
    16. Push button, S1...2
    17. Micro USB Connector, J9
    18. 1x14 pin header, J2 (Not assembled)
    19. 1x6 pin header, J4 (Not assembled)
    20. Jumper, J3
    21. 1x14 pin header, J1 (Not assembled)

    Initial Delivery State

    ...

    Signal

    ...

    Signals, Interfaces and Pins

    Page properties
    hiddentrue
    idComments

    Notes :

    • For carrier or stand-alone boards use subsection for every connector type (add designator on description, not on the subsection title), for example:
      • SD
      • USB
      • ETH
      • FMC
      • ...
    • For modules which needs carrier use only classes and refer to B2B connector if more than one is used, for example
      • JTAG
      • UART
      • I2C
      • MGT
      • ...

    Board to Board (B2B) I/Os

    FPGA bank number and number of I/O signals connected to the B2B connector:

    ...

    anchorTable_SIP_B2B
    titleGeneral PL I/O to B2B connectors information

    ...

    Only components like EEPROM, QSPI flash and DDR3 can be initialized by default at manufacture.

    If there is no components which might have initial data ( possible on carrier) you must keep the table empty


    Scroll Title
    anchorTable_OV_IDS
    titleInitial delivery state of programmable devices on the module

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Storage device name

    Content

    Notes

    Quad SPI Flash

    N/A

    Not populated

    EEPROMProgrammed

    FTDI configuration


    Configuration Signals

    Page properties
    hiddentrue
    idComments
    • Overview of Boot Mode, Reset, Enables.

    The FPGA configuration for Intel MAX 10 FPGAs can be stored through JTAG interface (using a *.POF file) on the FPGA itself since the Intel MAX 10 FPGA offers non-volatile configuration memory on chip. The FPGA configuration is loaded from the non-volatile memory when the board is powered up. To configure the FPGA directly, the JTAG interface can be used to configure the FPGA volatile (using a *.SOF file), means the configuration is lost after power off.

    FPGA Reconfigration can be triggered by pressing push button S1.

    Scroll Title
    anchorTable_OV_RST
    titleReset process.

    ...

    JTAG access to the TExxxx SoM through B2B connector JMX.

    Scroll Title
    anchorTable_SIP_JTG
    titleJTAG pins connection

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    JTAG

    Signal

    B2B Connector

    TMSTDITDOTCKJTAG_EN

    ...

    Push ButtonPin HeaderNote

    RESET

    S1J2Connected to nCONFIG


    Signals, Interfaces and Pins

    you must fill the table below with group of MIOs which are connected to a specific components or peripherals, you do not have to specify pins in B2B, Just mention which B2B is connected to MIOs. The rest is clear in the Schematic.

    Example:

    Page properties
    hiddentrue
    idComments
    MIO PinConnected toB2BNotes
    MIO12...14

    SPI_CS , SPI_DQ0... SPI_DQ3

    SPI_SCK

    J2QSPI

    Notes :

    • For carrier or stand-alone boards use subsection for every connector type (add designator on description, not on the subsection title), for example:
      • SD
      • USB
      • ETH
      • FMC
      • ...
    • For modules which needs carrier use only classes and refer to B2B connector if more than one is used, for example
      • JTAG
      • UART
      • I2C
      • MGT
      • ...

    I/Os on Pin Headers and Connectors

    B2B
    Scroll Title
    anchorTable_SIP_GIOs
    titleGeneral I/Os to Pin Headers and connectors information
    Scroll Title
    anchorTable_OBP_MIOs
    titleMIOs pins

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    FPGA BankConnector DesignatorI/O Signal CountVoltage Level
    MIO PinConnected to
    Notes

    ...

    Page properties
    hiddentrue
    idComments

    Notes :

    • add subsection for every component which is important for design, for example:
      • Two 100 Mbit Ethernet Transciever PHY
      • USB PHY
      • Programmable Clock Generator
      • Oscillators
      • eMMCs
      • RTC
      • FTDI
      • ...
      • DIP-Switches
      • Buttons
      • LEDs
    Page properties
    hiddentrue
    idComments

    Notes :

    In the on-board peripheral table "chip/Interface" must be linked to the corresponding chapter or subsection

    ...

    anchorTable_OBP
    titleOn board peripherals
    Bank 1AJ173.3VAIN0...6
    Bank 1BJ453.3VJTAG interface
    Bank 2J143.3VDIO2...5
    Bank 5J293.3VDIO6...14
    J123.3VDIO0...1
    Bank 8J213.3VRESET


    FPGA I/O Banks

    Page properties
    hiddentrue
    idComments

    you must fill the table below with group of MIOs which are connected to a specific components or peripherals, you do not have to specify pins in B2B, Just mention which B2B is connected to MIOs. The rest is clear in the Schematic.

    Example:

    MIO PinConnected toB2BNotes
    MIO12...14

    SPI_CS , SPI_DQ0... SPI_DQ3

    SPI_SCK

    J2QSPI



    ...

    Quad SPI Flash Memory

    Page properties
    hiddentrue
    idComments

    Notes :

    Minimum and Maximum density of quad SPI flash must be mentioned for other assembly options.

    U?? Pin
    Scroll Title
    anchorTable_OBP_SPIIOs
    titleQuad SPI interface MIOs and pinsFPGA I/O Banks

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    FPGA BankI/O Signal CountConnected to
    MIO PinSchematic
    Notes

    ...

    anchorTable_OBP_RTC
    titleI2C interface MIOs and pins
    Bank 1A71x14 Pin header, J1AIN0...6
    1Jumper, J3AIN7
    Bank 1B51x6 Pin header, J4JTAG_EN, TDI, TDO, TMS, TCK
    Bank 2


    41x14 Pin header, J1D2...5
    5ADC, U15ADC_EN, ADC_SDI, ADC_SDO, ADC_SCK, ADC_CNV
    112MHz Oscillator, U7CLK12M
    2Amplifier, U12nIAMP_A0, nIAMP_A1
    Bank 322SDRAM, U2RAM_ADDR_CMD
    Bank 59

    1x14 Pin header, J2

    DIO6...14
    21x14 Pin header, J1DIO0...1
    1D12_RDIO12
    Bank 616SDRAM, U2DQ0...15
    2SDRAM, U2DQM0...1
    1D11_RDIO11
    Bank 8



    8User Red LEDs, D2...9LED0...7
    6SPI Flash, U5F_CS, F_CLK, F_DI, F_DO, nSTATUS, DEVCLRn
    1Red LED, D10CONF_DONE
    6FTDI JTAG/UART Adapter, U3BDBUS0...5
    1Push Button, S2USER_BTN


    Micro-USB Connector

    The Micro-USB2 connector J9 provides an interface to access the UART and JTAG functions via FTDI FT2232 chip. The use of this feature requires that USB driver is installed on your host PC.

    Scroll Title
    anchorTable_OBP_USB
    titleMicro USB-2 connector pins

    ...

    anchorTable_OBP_I2C_RTC
    titleI2C Address for RTC

    ...

    Scroll Title
    anchorTable_OBP_EEP
    titleI2C EEPROM interface MIOs and pins
    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    stylewidths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue
    MIO PinSchematicU?? PinNotes
    Scroll Title
    anchorTable_OBP_I2C_EEPROM
    titleI2C address for EEPROM

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    MIO PinI2C AddressDesignatorNotes

    LEDs

    PinsConnected toNote
    VBUSUSB_VBUS
    D+FTDI U3, DP pin
    D-FTDI U3, DM pin


    JTAG Interface

    JTAG access to the TEI0016 SoM through pin header connector J4.

    Scroll Title
    anchorTable_SIP_JTG
    titleJTAG pins connection
    Scroll Title
    anchorTable_OBP_LED
    titleOn-board LEDs

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    SchematicColorConnected toActive LevelNote

    DDR3 SDRAM

    Page properties
    hiddentrue
    idComments

    Notes :

    Minimum and Maximum density of DDR3 SDRAM must be mentioned for other assembly options. (pay attention to supported address length for DDR3)

    The TE???? SoM has ??? GByte volatile DDR3 SDRAM IC for storing user application code and data.

    • Part number: 
    • Supply voltage:
    • Speed: 
    • NOR Flash
    • Temperature: 

    Ethernet

    ...

    anchorTable_OBP_ETH
    titleEthernet PHY to Zynq SoC connections

    ...

    JTAG Signal

    Pin Header Connector

    Note
    TMSJ4-6
    TDIJ4-5
    TDOJ4-4
    TCK

    J4-3


    JTAG_ENJ4-2Pulled-up to 3.3V.


    On-board Peripherals

    Page properties
    hiddentrue
    idComments

    Notes :

    • add subsection for every component which is important for design, for example:
      • Two 100 Mbit Ethernet Transciever PHY
      • USB PHY
      • Programmable Clock Generator
      • Oscillators
      • eMMCs
      • RTC
      • FTDI
      • ...
      • DIP-Switches
      • Buttons
      • LEDs


    Page properties
    hiddentrue
    idComments

    Notes :

    In the on-board peripheral table "chip/Interface" must be linked to the corresponding chapter or subsection


    Scroll Title
    anchorTable_OBP_CAN
    titleCAN Tranciever interface MIOsOn board peripherals

    Scroll Table Layout
    orientationportrait
    sortDirectionASC
    repeatTableHeadersdefault
    style
    widths
    sortByColumn1
    sortEnabledfalse
    cellHighlightingtrue

    Bank
    Chip/Interface
    Schematic
    Designator
    U?? Pin
    Notes
    D-TxDriver InputR-RxReciever Output