Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Scroll pdf ignore

Table of Contents

Table of Contents

Overview

The Cyclone10 Cyclone 10 LP Reference Kit is the world's first development board with a 55kLE 55 kLE (Logic Elements) Intel Cyclone 10 LP and a variety of interfaces for numerous applications. The board is comprehensively tested and ready for use with end products and can also be ordered in customer-specific variants according to your requirements.

...

Page properties
hiddentrue
idComments

Notes :

Key Features

Page properties
hiddentrue
idComments

Note:
 'Key Features' description: Important components and connector or other Features of the module
→ please sort and indicate assembly options

  • Intel Cyclone 10 LP FPGA 10CL055YU484C8G, 55 kLE in 484-pin[10CL055YU484C8G]
    • Package: UBGA-484
    • Speed Grade: 8 (Slowest)
    • Temperature: 0 °C to 85° C
    • Package compatible device 10CL016, 10CL040, 10CL055, 10CL080 as assembly variant on request is possible
  • 16 MBit (2 MByte) Flash Memory 16 MBit flash memory (optional up to 32 MBit possibleMBit (4 MByte))
  • Integrated USB-JTAG Programmer 2
  • Pin Header Connectors
  • 256 64 MBit (8 MByte) SDRAM (optional up to 512 MBit possible(64 MByte)) SDRAM128
  • 64 MBit (optional up to 512 MBit possible8 MByte) User Quad-SPI Flash memoryMemory (optional up to 128 MBit (16 MByte))
  • 64 MBit (8 MByte) HyperRAM (Pseudo SRAM) (optional up to 128 MBit possible(16 MByte))
  • 2 x 2x MAC address Address EEPROM
  • 2 x 2x Fast Ethernet PHY (10/100 Mbps)
  • 8-channelChannel, 12-bitBit, configurable ADC/DAC with on-chip reference
  • D-Sub Connector
  • 2x RJ45 Connector
  • LEDs:
    • Status LEDs, Power LED
    • 13 x 13x User LEDs
    • 1 x 7-segment display
    • 2 x reset buttons
    • Segment Display
  • Push Buttons:
    • 2x Reset Push Buttons
    • 5x User Push Buttons
  • I/O: 70 GPIO
  • 5 V Power Supply
  • Dimension: 95 mm x 110 mm
  • Others:
    • Reverse Supply Protection
    • Undervoltage/Overvoltage Protection5 x user buttons

Block Diagram

Page properties
hiddentrue
idComments

add drawIO object here.

Note

For more information regarding how to draw a diagram, Please refer to "Diagram Drawing Guidline" .


...

Scroll Title
anchorFigure_OV_BD
titleTEI0009 block diagramBlock Diagram


Scroll Ignore
draw.io Diagram
borderfalse
viewerToolbartrue
fitWindowfalse
diagramDisplayName
lboxtrue
revision517
diagramNameTEI0009_OV_BD
simpleViewerfalse
width
linksauto
tbstylehidden
diagramWidth641640


Scroll Only


Main Components

Page properties
hiddentrue
idComments

Notes :

  • Picture of the PCB (top and bottom side) with labels of important components
  • Add List below


Note

For more information regarding how to add board photoes, Please refer to "Diagram Drawing Guidline" .


...

Scroll Title
anchorFigure_OV_BD
titleTExxxx main componentsTEI0009 Main Components


Scroll Ignore
draw.io Diagram
borderfalse
viewerToolbartrue
fitWindowfalse
diagramDisplayName
lboxtrue
revision47
diagramNameTEI0009_OV_MC
simpleViewerfalse
width
linksauto
tbstylehidden
diagramWidth640


Scroll Only


  1. Barrel Power Jack, J12
  2. RJ45 socketSocket, J8...9
  3. VGA SocketD-Sub Connector, J11
  4. Push buttonButton (Reset), S7
  5. Grove connectorConnector, J5
  6. UnderUndervoltage/Over Voltage Overvoltage Protector, U9
  7. 7-segment Segment LED, D11
  8. 1x6 pin headerPin Header, J4
  9. 1x8 pin headerPin Header, J2...3
  10. 8x User LEDs (Red LEDs), D2...9
  11. 5x User LEDs (Red LEDs), D13...17
  12. 5x User Push buttonsButtons, S1 - S3...6
  13. Red LED (CONF_DONE), D10
  14. PSDRAM memoryPSRAM Memory, U3
  15. SDRAM memoryMemory, U10
  16. Voltage Regulator, U5U4 - U7
  17. AD/DA ConvertorConverter, U2
  18. Pmod 2x6 SMD host socket6x Pmod Host Socket, P1...6
  19. Intel Cyclone 10 LP, U1
  20. Config DeviceSerial Configuration Memory, U5
  21. 1x10 pin headerPin Header, J1
  22. EEEPROMEEPROM, U15 - U18 - U20
  23. FTDI FT2232HUSB 2 to JTAG/UART Converter, U14
  24. Micro USB 2.0 receotacle 90, J10
  25. Push button Button (RST_GPIO), S2
  26. Oscillator, U22
  27. Ethernet PHY, U17 - U19
  28. SPI QSPI Flash memoryMemory, U12

Initial Delivery State

Page properties
hiddentrue
idComments

Notes :

Only components like EEPROM, QSPI flash and DDR3 can be initialized by default at manufacture.

If there is no components which might have initial data ( possible on carrier) you must keep the table empty

...

Scroll Title
anchorTable_OV_IDS
titleInitial delivery state of programmable devices Delivery State of Programmable Devices on the moduleModule

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Storage device name

Content

Notes

Quad SPI QSPI Flash (U12)

Not programmed


EEPROM (U15)DDR3 SDRAMProgrammed

FTDI Configuration

EEPROM (U18, U20)Not programmedExcept Ethernet MAC
SDRAM (U10)Not programmed


PSRAM (U3)Not programmed
Serial Configuration Memory (U5)ProgrammedSystem Controller CPLD


Configuration Signals

Page properties
hiddentrue
idComments
  • Overview of Boot Mode, Reset, Enables.

Configuration mode has been set to AS (Active Serial) configuration. 

Scroll Title
anchorTable_OV_BP
titleBoot process.Process

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MODE Signal State

Boot Mode
MSEL0MSEL1MSEL2MSEL3Connected to Boot Mode

MSEL[0:3]

0100Bank 6

AS (Active Serial)



Scroll Title
anchorTable_OV_RST
titleReset Process

scroll-

Scroll Title
anchorTable_OV_RST
titleReset process.

scroll-tablelayout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Signal

Connected to Note
B2BI/O

RESET

S7, Push ButtonConnected to nCONFIG.
Note


Signals, Interfaces and Pins

Page properties
hiddentrue
idComments

Notes :

  • For carrier or stand-alone boards use subsection for every connector type (add designator on description, not on the subsection title), for example:
    • SD
    • USB
    • ETH
    • FMC
    • ...
  • For modules which needs carrier use only classes and refer to B2B connector if more than one is used, for example
    • JTAG
    • UART
    • I2C
    • MGT
    • ...

...

I/Os on Pin Headers and Connectors

FPGA bank number and number of I/O signals connected to the B2B connectorconnectors:

Scroll Title
anchorTable_SIP_B2B
titleGeneral PL I/O to B2B connectors informationPin Header and Pmod Connectors Information

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

FPGA BankB2B ConnectorConnector I/O Signal CountVoltage LevelNotes

...

JTAG access to the TExxxx SoM through B2B connector JMX.

...

anchorTable_SIP_JTG
titleJTAG pins connection

...

JTAG Signal

...

B2B Connector

...

Bank 1J1 (Pin header)8 Single ended3.3 V
J2 (Pin header)8 Single ended3.3 V
J4 (Pin header)6 Single ended3.3 V
Bank 2

J3 (Pin header)

1 Single ended3.3 V
P1 (Pmod Host Socket)8 Single ended3.3 V
P2 (Pmod Host Socket)8 Single ended3.3 V
J11 (VGA Host Socket)14 Single ended3.3 V
Bank 6J5 (Grove Connector)2 Single ended3.3 V
Bank 7P5 (Pmod Host Socket)8 Single ended3.3 V
P6 (Pmod Host Socket)8 Single ended3.3 V
Bank 8P3 (Pmod Host Socket)8 Single ended3.3 V
P4 (Pmod Host Socket)8 Single ended3.3 V


Pmod Host Socket

TEI0009 has 6 Pmod 2x6 host sockets which are connected to Cyclon 10 LP (U1).

MIO Pins

you must fill the table below with group of MIOs which are connected to a specific components or peripherals, you do not have to specify pins in B2B, Just mention which B2B is connected to MIOs. The rest is clear in the Schematic.

Example:

Page properties
hiddentrue
idComments
MIO PinConnected toB2BNotes
MIO12...14

SPI_CS , SPI_DQ0... SPI_DQ3

SPI_SCK

J2QSPI
Scroll Title
anchorTable_OBPSIP_MIOsSMD
titleMIOs pinsPmod SMD Host Socket Information

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Designator
MIO Pin
SignalsConnected
to
to 
B2B
Notes