Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

  • JTAG routing
  • Boot Mode settings
  • PUDC
  • LED

Firmware Revision and supported PCB Revision

...

Name / opt. VHD NameDirectionPinBank PowerDescription
C_TCK     in303.3VINJTAG B2B
C_TDI     in323.3VINJTAG B2B
C_TDO     out13.3VINJTAG B2B
C_TMS     in293.3VINJTAG B2B
EN1       in273.3VINPower Enable from B2B Connector (Positive Enable) / Used only for PGOOD feedback
User_LEDout43.3VINuser defined or status, see LED description
N.C.
53.3VIN/ currently_not_used
JTAGEN    in263.3VINEnable JTAG access to CPLD for Firmware update (zero: JTAG routed to module, one: CPLD access)
MODE      in253.3VINBoot Mode for Zynq/ZynqMP Devices (Flash or SD)
MODE0     out121.8VZynqMP Boot Mode Pin 0
MODE1     out131.8VZynqMP Boot Mode Pin 1
MODE2     out141.8VZynqMP Boot Mode Pin 2
MODE3     out161.8VZynqMP Boot Mode Pin  3
NOSEQ     inout233.3VINusage CPLD Variant depends
PGOOD     out283.3VINModule Power Good (only Feedback from EN1).
PUDC_Bout171.8VPUD_C → external pullup / currently_not_used
TCK     out91.8VJTAG ZynqMP
TDI       out81.8VJTAG ZynqMP
TDO       in101.8VJTAG ZynqMP
TMS       out111.8VJTAG ZynqMP
X0        in20VCCO_65FPGA IO (FPGA Pin B1) / Enable User LED (negative)
X1        in21VCCO_65FPGA IO (FPGA Pin C1)/ Connect to User LED

...

Note

NOSEQ*: Please check the carrier board documentation, before using the SD/QSPI/JTAG  firmware variant on TE0820TE0821. In the most cases special carrier CPLD firmware is needed.

PUDC

const. 1 →  The I/Os will be 3-stated after power-on when PUDC is High.

Power

PGOOD is EN1. There is no additional power management controlled by CPLD.

...