Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

  • MPSoC:  XCZU2CG - Xilinx Zynq UltraScale+ MPSoC
    • Package: 1SBVA484E
    • Speed Grade: -1 (Slowest)
    • Temperature Grade: Expanded Extended (0 to +128 °C100 °C)

  • RAM/Storages:
    • SDRAM: LPDDR4 -3733 8Gb 256Mx16x 2 
    • SPI Flash 256Mb (32M x 8) 133 MHz
    • EEPROMs 2Kb (256 x 8)
    • EEPROMs 4Kb (512 x 8)

...

Scroll Title
anchorFigure_OV_BD
titleTE0802 Block Diagram


Scroll Ignore

draw.io Diagram
borderfalse
viewerToolbartrue
fitWindowfalse
diagramDisplayName
lboxtrue
revision24
diagramNameTE0802_OV_BD
simpleViewerfalse
width
linksauto
tbstylehidden
diagramWidth638



Scroll Only



...

Bootmode signals must be set through DIP Switch S9S1

Scroll Title
anchorTable_OV_BP
titleBoot Process

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

OFFUSB

MODE Signal State

MODE2

S9-C

MODE1

S9S1-2(B)

MODE0

S9S1-1(A)

Boot Mode

MODE[2:0]=000

OFFOFF

JTAG

MODE[2:0]=001

OFFOFFONQSPI (24 bit)not supported

MODE[2:0]=010

OFFONOFFQSPI(32 bit)

MODE[2:0]=011

OFF

ONONSD0(2.0)MODE[2:0]=111ONONON(2.0)


Reset setting is available through Push Button BTN6.

...

Scroll Title
anchorTable_SIP_B2B
titleGeneral I/O to Pin Header and Connectors Information

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

12
FPGA BankConnector I/O Signal CountVoltage LevelNotes
Bank 503Micro USB, J8 (over FTDI)4 Single Ended3.3 VJTAG
Bank 500Micro USB, J8 (over FTDI)2 Single Ended3.3 VUART
Bank 500Micro SD Card, J97 Single Ended3.3 V
Bank 502Micro SD CardETH RJ45, J4 (over ETH PHY)14 Single Ended1.8 V
Bank 505, 502USB 3.0, J11 (USB2 over USB PHY)2 Differential Pairs, 12 Single Ended-- / 1.8V0.85 V

Bank 505, 501

SSD M.2, U5

2 Differential Pairs

0.85 V

Bank 501SSD M.2

,

U5

5 Single Ended

-- / 3.3 V


Bank 505, 501Display Port Connector, J32 Differential Pairs0.85 VBank 26D-Sub Host Socket, J72 , 5 Single Ended--/ 3.3 V
Bank 26, 65, 66,D-Sub Host Socket (VGA), J714 Single Ended3.3 V / 1.8 V / 1.8 V
Bank 65Earphone, J123 Single Ended1.8 V
Bank 500Grove Connector, J102 Single Ended3.3 V
Bank 26Pmod Host Socket, J58 Single Ended3.3 V
Bank 26Pmod Host Socket, J6 8 Single Ended3.3 V


...

Scroll Title
anchorTable_SIP_TestPoint
titleTest Points Information

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
style
widths
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Test Point

Signals

B2B Connector

Notes
1TP1+1.1V_LPDDR4-
2TP2+1.8V_MGTRAVTT-
3TP3+1.8V_PL-
4TP4FT_B_TX
-TP55DP_TX_PWR-
6TP6GND-
7TP7GND-
8TP8PMIC2_SDA-
9TP9PMIC2_TP-
10TP10ONKEY2-
11TP11PMIC2_SCL-
12TP12DP_TX_HPD-
13TP13DP_TX_PWR-
14TP14INT_SCL1-
15TP15INT_SDA1-
16TP16FT_B_RX
-TP1717CLOCKDIST_OE-
18TP18+0.85V_VCCINT-
19TP19+3.3V-
20TP20+1.8V_PS-
21TP21ERR_STATUS-
22TP22+1.2V_PSPLL
-TP2323GND
-TP2424GND
-TP2525PMIC1_SCA-
26TP26PMIC1_SDA
-TP2727ONKEY1
-TP2828PMIC1_TP-
29TP29POR_B-
30TP30PSBATT-
31TP31SRST_B-
32TP32DONE-
33TP33INIT_B-
34TP34VBUS-
35TP35USB_VBUS-
36TP36PROG_B-
37TP37ERR_OUT-


On-board Peripherals

Page properties
hiddentrue
idComments

Notes :

  • add subsection for every component which is important for design, for example:
    • Two 100 Mbit Ethernet Transciever PHY
    • USB PHY
    • Programmable Clock Generator
    • Oscillators
    • eMMCs
    • RTC
    • FTDI
    • ...
    • DIP-Switches
    • Buttons
    • LEDs

...

Scroll Title
anchorTable_OBP
titleOn-board Peripherals

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue


Quad SPI Flash Memory

Page properties
hiddentrue
idComments

Notes :

Minimum and Maximum density of quad SPI flash must be mentioned for other assembly options.

he TE0802 evaluation board has  one single QSPI flash connected as x4. Flash size depends on the assembly option, default 32MB

Scroll Title
anchorTable_OBP_SPI
titleQuad SPI Interface MIOs and Pins

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO PinSchematicU16 PinNotes
MIO0MIO0B2SPI_CLK
MIO1MIO1D2SPI_DQ1
MIO2MIO2C4SPI_DQ2
MIO3MIO3D4SPI_DQ3
MIO4MIO4D3SPI_DQ0
MIO5MIO5C2SPI_CS


...

Scroll Title
anchorTable_OBP_I2C_FPGA_EEP
titleI2C Address for FPGA EEPROM

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

MIO PinTypeI2C AddressDesignatorNotes
MIO8...94AA025E48T-I/OT0x50U2EEPROM with MAC



Scroll Title
anchorTable_OBP_FTDI_EEP
titleI2C FTDI EEPROM Interface Pins

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

PinSchematicU18 PinNotes
CSEECS1FTDI
CLKEECLK2FTDI
DIN/DOEEDATA3/4FTDI


...

Scroll Title
anchorTable_OBP_CLK_GEN
titleClock Generator Connections and Pins

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Clock Generator PinSignal Schematic NamesConnected toNote
REFP-Pin 3, U43 (Oscillator)
REFSELREFSEL-Pulled-up to +3.3V.
RESETN/SYNCCLK_GEN_RESETPin B5, FPGA Bank 26Pulled-up to +3.3V.
EEPROMSELEEPROMSEL-Pulled-up to +3.3V.
SDA/GPIO2CLK_GEN_SDA

- (Default)

MIO9, FPGA Bank 500 (R185/196 required)

Pin 2, J14 (Pin Header required)

Pulled-up to +3.3V. (Default)

Pulled-up to +3.3V.

Pulled-up to +3.3V.

SCL/GPIO3CLK_GEN_SCL

- (Default)

MIO8, FPGA Bank 500 (R185/196 required)

Pin 3, J14 (Pin Header required)

Pulled-up to +3.3V. (Default)

Pulled-up to +3.3V.

Pulled-up to +3.3V.

OE/GPIO4--Pulled-up to +3.3V.

Y1P

CLK_Y1_P / CLK_DP_PPin G19, FPGA Bank 50527 MHz
Y1NCLK_Y1_N / CLK_DP_NPin G20, FPGA Bank 50527 MHz

Y2P

CLK_Y2_P / CLK_USB_PPin J19, FPGA Bank 50526 MHz
Y2NCLK_Y2_N / CLK_USB_NPin J20, FPGA Bank 50526 MHz

Y3P

CLK_Y3_P / CLK_PCIe_PPin L19, FPGA Bank 505100 MHz
Y3NCLK_Y3_N / CLK_PCIe_NPin L20, FPGA Bank 505100 MHz

Y4P

CLK_Y4_P / SSD_RCLK_PPin 55, U5 (M.2)100 MHz
Y4NCLK_Y4_N / SSD_RCLK_NPin 53, U5 (M.2)100 MHz


Clock Sources

Scroll Title
anchorTable_OBP_CLK
titleOscillators

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

DesignatorSignal Schematic NamesConnected toDescriptionFrequencyNote
U7ETH_XTAL_INPin 34, U6 (Ethernet PHY)Clock for Ethernet25 MHz
U15PS_CLKPin H14, FPGA Bank 503Clock for FPGA33 MHz
U23USB_CLK / USB0_RCLKPin 26, U22 (USB PHY)Clock for USB52 MHz
U43-Pin 5, U8 (Clock Generator)Clock for Clock Generator25 MHz


...

Scroll Title
anchorTable_OBP_DIP_SWITCH
titleDIP Switches

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

DesignatorSchematicConnected toFunctionalityNote
S1AS1-1(A)MODE0Pin J16, FPGA Bank 503DIPPulled-down to GND.
S1BS1-2(B)MODE1Pin H15, FPGA Bank 503DIPPulled-down to GND.
S1CS1-3(C)USER_CFG0Pin A4, FPGA Bank 66DIPPulled-down to GND..
S1-4(D)S1DUSER_CFG1Pin B4, FPGA Bank 66DIPPulled-down to GND.
S7AS7-1(A)USER_SW7Pin M5, FPGA Bank 65DIPPulled-up to +1.8V_PL.
S7BS7-2(B)USER_SW6Pin M4, FPGA Bank 65DIPPulled-up to +1.8V_PL.
S7CS7-3(C)USER_SW5Pin J2, FPGA Bank 65DIPPulled-up to +1.8V_PL.
S7DS7-4(D)USER_SW4Pin K1, FPGA Bank 65DIPPulled-up to +1.8V_PL.
S8AS8-1(A)USER_SW3Pin L1, FPGA Bank 65DIPPulled-up to +1.8V_PL.
S8BS8-2(B)USER_SW2Pin M1, FPGA Bank 65DIPPulled-up to +1.8V_PL.
S8CS8-3(C)USER_SW1Pin P2, FPGA Bank 65DIPPulled-up to +1.8V_PL.
S8DS8-4(D)USER_SW0Pin P3, FPGA Bank 65DIPPulled-up to +1.8V_PL.


...

Scroll Title
anchorFigure_PWR_PD
titlePower Distribution


Scroll Ignore

draw.io Diagram
borderfalse
viewerToolbartrue
fitWindowfalse
diagramDisplayName
lboxtrue
revision34
diagramNameTE0802_PWR_PD
simpleViewerfalse
width
linksauto
tbstylehidden
diagramWidth641


Scroll Only

Image Modified


Power-On Sequence

...

anchorFigure_PWR_PS
titlePower Sequency
Scroll Ignore

TBD

...

PMICs will be reset after pressing Push Button BTN6 (POR_B).

Power Rails

Scroll Title
anchorTable_PWR_PR
titleModule Power Rails

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue


Power Rail NameDirectionNotes
VININSupply Voltage
+5VOutJ1...2
+3.3VOutJ14, J10


...

Scroll Title
anchorTable_TS_AMR
titleAbsolute Maximum Ratings

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

SymbolsDescriptionMinMaxUnit
VINInput Supply Voltage (J13)-3.57V
T_STGStorage Temperature-40
50
85
V
°C


Recommended Operating Conditions

...

Scroll Title
anchorTable_TS_ROC
titleRecommended Operating Conditions

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

ParameterMinMaxUnitsReference Document
VIN45.5VSchematic "POWER" (Component: LTC4365ITS8)
T_STG085°CZynq Ultrascale+ Data sheet


Physical Dimensions

Module size: 100 mm × 100 mm.  Please download the assembly diagram for exact numbers.

...

Scroll Title
anchorTable_VCP_SO
titleTrenz Electronic Shop Overview

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

Trenz Shop TE0702 TE0802 Overview Page
English pageGerman page


...

Scroll Title
anchorTable_RH_HRH
titleHardware Revision History

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

DateRevisionChangesDocumentation Link
2019-04-2902
  • Added suppressor 1SMA5.0AT3G on power input
  • Changed OV and UV protection range
  • Changed VGA schematic
  • USB page: VBUS resistor changed on 1KThe revision has been renamed as TE0802-02-2AEV2-A
REV02
2018-10-1701ReleaseREV01


Hardware revision number can be found on the PCB board together with the module model number separated by the dash.

...

Scroll Title
anchorTable_RH_DCH
titleDocument Change History

Scroll Table Layout
orientationportrait
sortDirectionASC
repeatTableHeadersdefault
sortByColumn1
sortEnabledfalse
cellHighlightingtrue

DateRevisionContributorDescription

Page info
infoTypeModified date
dateFormatyyyy-MM-dd
typeFlat

Page info
infoTypeCurrent version
prefixv.
typeFlat
showVersionsfalse

Page info
infoTypeModified by
typeFlat
showVersionsfalse

Initial Release
  • Typo correction
2020-11-19v.65Pedram Babakhani
  • initial release

--

all

Page info
infoTypeModified users
typeFlat
showVersionsfalse

  • --


...