...
Table 4: JTAG interface signals.
Pin Name |
---|
Function |
---|
Routed to | B2B Connector Pin |
---|
Table 5: System Controller CPLD I/O pins.
HTML |
---|
<!--
For the detailed function of the pins and signals, the internal signal assignment and implemented logic, look to the Wiki reference page SC CPLD of this module or into the bitstream file of the SC CPLD.
Add link to the Wiki reference page of the SC CPLD, if available.
--> |
...
Note | ||||
---|---|---|---|---|
Mode0 | bootdevice selection | jumper pins J6-13 J6-14 | J1-4 | TE0724: pulled up at module |
Mode1 | bootdevice selection | jumper pins J6-15 J6-16 | J1-2 | TE0724: pulled up at module |
ONKEY | module power signal | push button S1 and pin J6-9 | J1-148 | TE0724: pulled up at module |
RESETREQ | module reset | push button S3 and pin J6-12 | J1-150 | TE0724: pulled up at module |
PWR_GPIO2 | - | J6-8 | J1-143 | User power sequenzing IO |
PWR_GPIO4 | - | J6-10 | J1-141 | User power sequenzing IO |
Table 5: System Control I/O pins.
HTML |
---|
<!--
For the detailed function of the pins and signals, the internal signal assignment and implemented logic, look to the Wiki reference page SC CPLD of this module or into the bitstream file of the SC CPLD.
Add link to the Wiki reference page of the SC CPLD, if available.
--> |
Connected To | Signal Name | Notes |
---|---|---|
J1-34 | SD-CD | Card detect switch |
J1-24 | SD-D0 | |
J1-22 | SD-CMD | |
J1-20 | SD-CCLK | |
J1-26 | SD-D1 | |
J1-28 | SD-D2 | |
J1-30 | SD-D3 |
Table 6: SD Card interface signals and connections.
The TEB0724 Carrier Board has a RJ45 Gigabit Ethernet MagJack (J3) with two LEDs. On-board Ethernet MagJack pins are routed to B2B connector J1 via MDI. LEDs are also routed to the B2B connector.
Ethernet PHY connection
MagJack | Signal | B2B |
---|---|---|
J3-2 | PHY_MDI0_P | J1-7 |
J3-3 | PHY_MDI0_N | J1-9 |
J3-4 | PHY_MDI1_P | J1-13 |
J3-5 | PHY_MDI1_N | J1-15 |
J3-6 | PHY_MDI2_P | J1-19 |
J3-7 | PHY_MDI2_N | J1-21 |
J3-8 | PHY_MDI3_P | J1-25 |
J3-9 | PHY_MDI3_N | J1-27 |
J3B | PHY_LED0 | J1-10 |
J3C | PHY_LED1 | J1-12 |
...
Table 6: SD Card interface signals and connections.
On board Gigabit Ethernet PHY is provided with ...
Ethernet PHY connection
...
Table x: ...Table 7: Ethernet MagJack
On-board I2C bus is connected to accaessable with the following pins:
SDA | SCL | Notes |
---|---|---|
J1-144 | J1-142 | B2B |
J6-7 | J6-5 | In-Circuit Programming |
J21-10, J21-4 | J21-9, J21-3 | PMODPmod |
Table x8: I2C slave device addressespins.
HTML |
---|
<!-- Components on the Module, like Flash, PLL, PHY... --> |
...
PHY |
...
. |
...
. |
...
.
--> |
The module has the following reference clock signals provided by on-board oscillators and external source from carrier boardon-board oscillators:
Clock Source | Schematic Name | Frequency | Clock Destination |
---|---|---|---|
.. | .. | .. | .. |
SiTime SiT8008BI SiTime SiT8008AI oscillator, U21U4 | -OSCI | 2512.000000 MHz | Quad PLL clock generator U16 U1, pin 3. |
Table 9: Reference clock signals.
...
LED | Color | Signal | Description and Notes |
---|---|---|---|
D1 | green | VIN | power indicator |
D2-D7 | red | ULED1..6 | User LED |
D8 | green | MIO9 | MIO user LED |
Table 10: On-board LEDs.
HTML |
---|
<!--
If power sequencing and distribution is not so much, you can join both sub sections together
--> |
The maximum power consumption of a module mainly depends on the design running on the FPGA.
Xilinx provide a power estimator excel sheets to calculate power consumption. It's also possible to evaluate the power consumption of the developed design with Vivado. See also Trenz Electronic Wiki FAQ.
...
Button | Signal | B2B | Description and Notes |
---|---|---|---|
S1 | ONKEY | J1-148 | Power Button, pulled up, on push de-asserted |
S3 | RESETREQ | J1-150 | User LED pulled up, on push de-asserted |
S2 | S2 | J1-124 | PL user button, pulled up, on push de-asserted |
S4 | S4 | J1-126 | PL user button, pulled up, on push de-asserted |
S5 | MIO51 | J1-42 | PS MIO user button, pulled up, on push de-asserted |
Table 11: On-board Push Buttons.
HTML |
---|
<!--
If power sequencing and distribution is not so much, you can join both sub sections together
--> |
The maximum power consumption depends on the attached module the design running on the module and additional peripherals.
Xilinx provide a power estimator excel sheets to calculate power consumption for FPGAs. It's also possible to evaluate the power consumption of the developed design with Vivado. See also Trenz Electronic Wiki FAQ.
Power Input | Typical Current |
---|---|
VIN | TBD* |
Table 12: Typical power consumption.
* TBD - To Be Determined soon with reference design setup.
Power supply with minimum current capability of 3A for system startup is recommended.
Table : Typical power consumption.
* TBD - To Be Determined soon with reference design setup.
Power supply with minimum current capability of ...A for system startup is recommended.
For the lowest power consumption and highest efficiency of the on-board DC-DC regulators it is recommended to power the module from one single 3.3V supply. All input power supplies have a nominal value of 3.3V. Although the input power supplies can be powered up in any order, it is recommended to power them up simultaneously.
The on-board voltages of the TE07xx SoC module will be powered-up in order of a determined sequence after the external voltages '...', '...' and '...' are available. All those power-rails can be powered up, with 3.3V power sources, also shared. <-- What?
Warning |
---|
To avoid any damage to the base board and attached module, check for stabilized on-board voltages should be carried out (i.e. power good and enable signals) before powering up any SoC's I/O bank voltages VCCO_x. All I/Os should be tri-stated during power-on sequence. |
...
Regulator dependencies and max. current.
Put power distribution diagram here...
Figure : Module power distribution diagram.
See Xilinx data sheet ... for additional information. User should also check related base board documentation when intending base board design for TE07xx module.
The TE07xx SoM meets the recommended criteria to power up the Xilinx Zynq MPSoC properly by keeping a specific sequence of enabling the on-board DC-DC converters dedicated to the particular functional units of the Zynq chip and powering up the on-board voltages.
Following diagram clarifies the sequence of enabling the particular on-board voltages, which will power-up in descending order as listed in the blocks of the diagram:
Put power-on diagram here...
Scroll Title | ||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| ||||||||||||||||||||
|
User should also check related module documentation Xilinx data sheet, respectively.
The power-on sequence is solely controlled by the attached module. Optional signals for integration of additional hardware are PWR_GPIO2 and PWR_GPIO4.
If the attached module uses the adjustable bank power VCCIO_35, this hat to be powered up after the the SOCs powerrails are upFigure : Module power-on diagram.
NB! Following table with examples is valid for most of the 4 x 5 cm modules but depending on the module model and specific design, number and names of power rails connected to the B2B connectors may vary.
...
The TEB0724 base board has two 160-pin double-row REF-189019-02 connectors on the bottom side.
Order | REF Number | Samtec Number | Type | Mated Height | Data sheet | Comment |
---|---|---|---|---|---|---|
- | REF-192552-01 | SS5-80-3.50-L-D-K-TR | Baseboard connector | 4 mm | http://suddendocs.samtec.com/catalog_english/ss5.pdf | Standard connector used on board |
27220 | REF-192552-02 | ST5-80-1.50-L-D-P-TR | Module connector | 4 mm | http://suddendocs.samtec.com/catalog_english/st5.pdf | Standard connector used on module |
Table 15: Connectors for module and baseboard.
...