Page properties |
---|
|
- Module: TRM Name always "TE Series Name" +TRM
Example: "TE0728 TRM"
Template Change history: Date | Version | Changes | Author |
---|
| 4.1 | | ED |
| 4.0 | - Rework for smaller TRM which can be generated faster
- Reduce Signal Interfaces Pin
- Reduce On Board Perihery
- Reduce Power
- Move Configuration Signals from Overview to own section
| JH |
| 3.12 | - Version History
- changed from list to table
- all
- changed title-alignment for tables from left to center
| ma |
| 3.11 | - update "Recommended Operating Conditions" section
|
|
| 3.1 | - New general notes for temperature range to "Recommended Operating Conditions"
|
|
| 3.02 | - add again fix table of content with workaround to use it for pdf and wiki
- Export Link for key features examples
- Notes for different Types (with and without Main FPGA)
- Export Link for Signals, Interfaces and Pins examples
- Notes for different Types (Modul, Modul Hypride, Evalboard, Carrier)
|
|
| 3.01 | - remove fix table of content and page layout ( split page layout make trouble with pdf export)
- changed and add note to signal and interfaces, to on board periphery section
- ...(not finished)
|
|
| 3.00 | - → separation of Carrier/Module and evaluation kit TRM
|
|
| 2.15 | - add excerpt macro to key features
|
|
| 2.14 | - add fix table of content
- add table size as macro
|
|
|
Page properties |
---|
|
Important General Note:
|
Page properties |
---|
|
----------------------------------------------------------------------- |
Page properties |
---|
|
Note for Download Link of the Scroll ignore macro: |
Overview
The Trenz Electronic TE0818 is an industrial grade MPSoC SOM integrating a Xilinx Zynq UltraScale+ MPSoC, DDR4 SDRAM with 64-Bit width data bus connection, SPI Boot Flash memory for configuration and operation, transceivers and powerful switch-mode power supplies for all on-board voltages. A large number of configurable I/Os is provided via rugged high-speed stacking connections in a compact 5.2 cm x 7.6 cm form factor.
Refer to http://trenz.org/te0818-info for the current online version of this manual and other available documentation.
Key Features
Excerpt |
---|
- SoC
- Device: ZU6 / ZU9 / ZU15 1)
- Engine: CG / EG 1)
- Speedgrade: -1 / -2 1)
- Temperature Range: Extended / Industrial 1)
- Package: FFVC900
- RAM/Storage
- 4 GByte DDR4 SDRAM 2)
- 2 x 64 MByte Serial Flash 3)
- EEPROM with MAC address
- On Board
- Interface
- 4 x B2B Connector (ADM6)
up to 204 PL IO up to 65 PS MIO - 4 GTR
- 16 GTH
- I2C, JTAG, CONFIG
- Power
- 3.3 V power supply via B2B Connector needed 4).
- Dimension
- Notes
1) Please, take care of the possible assembly options. Furthermore, check whether the power supply is powerful enough for your FPGA design. 2) Up to 32 GByte are possible with a maximum bandwidth of 2400 MBit/s. 3) Please, take care of the possible assembly options. 4) Dependant on the assembly option a higher input voltage may be possible
|
Page properties |
---|
|
add drawIO object in Scroll Ignore section and add reference image in Scroll Only.
Note |
---|
Title (not anchor) of all Scroll Title such as DrawIOs and Tables should be changed according to the Module name. Example: TE0812 Block Diagram |
Note |
---|
All created DrawIOs should be named according to the Module name: Example: DrawIO of TE0812 Block Diagram should be named TE0812_OV_BD |
|
Scroll Title |
---|
anchor | Figure_OV_BD |
---|
title-alignment | center |
---|
title | TExxxx block diagram |
---|
|
Scroll Ignore |
---|
draw.io Diagram |
---|
border | true |
---|
| |
---|
diagramName | TE0818_OV_BD |
---|
simpleViewer | false |
---|
width | |
---|
links | auto |
---|
tbstyle | top |
---|
lbox | true |
---|
diagramWidth | 641 |
---|
revision | 3 |
---|
|
|
Scroll Only |
---|
|
|
Main Components
Page properties |
---|
|
Notes : - Picture of the PCB (top and bottom side) with labels of important components
- Add List below
|
Scroll Title |
---|
anchor | Figure_OV_MC |
---|
title-alignment | center |
---|
title | TExxxx main components |
---|
|
Scroll Ignore |
---|
Create DrawIO object here: Attention if you copy from other page, objects are only linked. |
Scroll Only |
---|
image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed |
|
- ...
- ...
- ...
Initial Delivery State
Page properties |
---|
|
Note |
---|
Only components like EEPROM, QSPI flash can be initialized by default at manufacture. If there is no components which might have initial data ( possible on carrier) you must keep the table empty |
draw.io Diagram |
---|
border | true |
---|
| |
---|
diagramName | Figure_OV_MC |
---|
simpleViewer | false |
---|
width | |
---|
links | auto |
---|
tbstyle | top |
---|
lbox | true |
---|
diagramWidth | 752 |
---|
revision | 3 |
---|
|
|
Scroll Only |
---|
Image Added |
|
- SoC, U1
- DDR4, U2, U3, U9, U12
- Quad SPI Flash, U7, U17
- Connector, J1, J2, J3, J4
- EEPROM, U4
- Clock Generator, U5
- Oscillator, U25, U32
Initial Delivery State
Page properties |
---|
|
Note |
---|
Only components like EEPROM, QSPI flash can be initialized by default at manufacture. If there is no components which might have initial data ( possible on carrier) you must keep the table empty |
|
Scroll Title |
---|
anchor | Table_OV_IDS |
---|
title-alignment | center |
---|
title | Initial delivery state of programmable devices on the module |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Storage device name | Content | Notes |
---|
DDR4 SDRAM | not programmed |
| Quad SPI Flash | not programmed |
| EEPROM | not programmed besides factory programmed MAC address |
| Programmable Clock Generator | not programmed |
|
|
Signals, Interfaces and Pins
Scroll Title |
---|
anchor | Table_OV_IDS |
---|
title-alignment | center |
---|
title | Initial delivery state of programmable devices on the module |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | widths | sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
Storage device name | Content | Notes |
---|
Quad SPI Flash | EEPROM | System Controller CPLD | DDR4 SDRAM | eMMC | Programmable Clock Generator | Signals, Interfaces and Pins
Page properties |
---|
|
For subsection examples see: <Series Name> TRM Template section examples#%3CSeriesName%3ETRMTemplatesectionexamples-Signals,InterfacesandPins
Note |
---|
- Table with all connectors and Designtor
- List of different interfaces per connector
- IO CNT (for FPGA IOs where functionality can be changed by customer)
|
Connectors
Scroll Title |
---|
anchor | Table_SIP_C |
---|
title-alignment | center |
---|
title | Board Connectors |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | widths | sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
Connector Type | Designator | Interface | IO CNT | Notes |
---|
Test Points
Page properties |
---|
| you must fill the table below with group of Test Point which are indicated as TP in a schematic. If there is no Test Point remarked in the schematic, delet the Test Point section.
Example:
Test Point | Signal | Notes1) |
---|
TP1 | PWR_PL_OK | 1) Direction:
- IN (C2M): Carrier to Module, means it's an input from the point of view of this board
- OUT (M2C): Module to Carrier, means it's output from the point of view of this board
For subsection examples see: <Series Name> TRM Template section examples#%3CSeriesName%3ETRMTemplatesectionexamples-Signals,InterfacesandPins Note |
---|
- Table with all connectors and Designtor
- List of different interfaces per connector
- IO CNT (for FPGA IOs where functionality can be changed by customer)
|
|
Connectors
Scroll Title |
---|
anchor | Table_SIP_TPsC |
---|
title-alignment | center |
---|
title | Test Points InformationBoard Connectors |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Test Point | Signal | NotesConnector Type | Designator | Interface | IO CNT |
---|
TP1 | 1) Direction: - IN (C2M): Carrier to Module, means it's an input from the point of view of this board
- OUT (M2C): Module to Carrier, means it's output from the point of view of this board
|
On-board Peripherals
Notes |
---|
B2B | JM1 | MGT PL | 12 x MGT (RX/TX) |
| B2B | JM1 | HP | 52 SE / 24 DIFF |
| B2B | JM2 | MGT PS | 2 x MGT CLK |
| B2B | JM2 | CLK | DIFF CLK |
| B2B | JM2 | MGT PL | 4 x MGT (RX/TX) |
| B2B | JM2 | MGT PS | 4 x MGT (RX/TX) |
| B2B | JM2 | CFG | JTAG |
| B2B | JM2 | CFG | MODE |
| B2B | JM3 | HD | 48 SE / 24 DIFF |
| B2B | JM3 | MGT PL | 3 x MGT CLK |
| B2B | JM3 | CLK | DIFF CLK |
| B2B | JM3 | MIO | 65 GPIO |
| B2B | JM4 | HP | 104 SE / 48 DIFF |
|
1) IO CNT depends on assembly variant. E.g. the MGTs are not available for all FPGAs |
Test Points
Page properties |
---|
|
Notes :
In the on-board peripheral table "chip/Interface" must be linked to the corresponding chapter or subsection by assigning advance link using: #NameOfTheSection
Example:
Chip/Interface | Designator | Connected To | Notes |
---|
ETH PHY | U10 | | Gigabit ETH PHY |
Scroll Title |
---|
anchor | Table_OBP |
---|
title-alignment | center |
---|
title | On board peripherals |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | widths | sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
Chip/Interface | Designator | Connected To | Notes |
---|
Page properties |
---|
|
For example subsections see: <Series Name> TRM Template section examples#%3CSeriesName%3ETRMTemplatesectionexamples-On-boardPeripherals |
Configuration and System Control Signals
you must fill the table below with group of Test Point which are indicated as TP in a schematic. If there is no Test Point remarked in the schematic, delet the Test Point section. Example: Test Point | Signal | Notes1) |
---|
TP1 | PWR_PL_OK |
|
1) Direction: - IN (C2M): Carrier to Module, means it's an input from the point of view of this board
- OUT (M2C): Module to Carrier, means it's output from the point of view of this board
|
Page properties |
---|
|
- Overview all Controller signals, like Reset, Boote Mode, JTAG Interface(Connector or USB In case of FTDI)...
In case it's connected to CPLD always link to CPLD description and add not from the current implementation here(in case it's available)
|
Scroll Title |
---|
anchor | Table_OVSIP_CNTRLTPs |
---|
title-alignment | center |
---|
title | Controller signal.Test Points Information |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Connector+Pin NameDirectionDescription | 1) Direction: - IN (C2M): Carrier to Module, means it's an input from the point of view of this board
- OUT (M2C): Module to Carrier, means it's output from the point of view of this board
|
Power and Power-On Sequence
Page properties |
---|
|
Enter the default value for power supply and startup of the module here. - Order of power provided Voltages and Reset/Enable signals
Link to Schematics, for power images or more details |
Power Rails
TP1 | PLL_SCL | pulled-up to PS_1V8 | TP2 | PLL_SDA | pulled-up to PS_1V8 | TP3 | LP_DCDC |
| TP4 | DCDCIN |
| TP5 | GND |
| TP6 | TCK |
| TP7 | PL_DCIN |
| TP8 | GND |
| TP9 | GT_DCDC |
| TP10 | GND |
| TP11 | TDI |
| TP12 | TDO |
| TP13 | TMS |
| TP14 | PS_1V8 |
| TP15 | No Net Name | REF3312AIDCKT (U33) ouput voltage | TP16 | FP_0V85 |
| TP17 | DDR_2V5 |
| TP18 | DDR_PLL |
| TP19 | PL_VCCINT |
| TP20 | AUX_R |
| TP21 | AVTT_R |
| TP22 | AUX_L |
| TP24 | AVCC_R |
| TP26 | AVTT_L |
| TP28 | AVCC_L |
| TP30 | PS_PLL |
| TP31 | PS_AVTT |
| TP32 | LP_0V85 |
| TP33 | PS_AUX |
| TP34 | PS_AVCC |
| TP36 | POR_B |
|
1) Direction: - IN: Input from the point of view of this board.
- OUT: Output from the point of view of this board.
|
On-board Peripherals
Page properties |
---|
|
Notes : In the on-board peripheral table "chip/Interface" must be linked to the corresponding chapter or subsection by assigning advance link using: #NameOfTheSection Example: Chip/Interface | Designator | Connected To | Notes |
---|
ETH PHY | U10 | | Gigabit ETH PHY |
|
Scroll Title |
---|
anchor | Table_OBP |
---|
title-alignment | center |
---|
title | On board peripherals |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Chip/Interface | Designator | Connected To | Notes |
---|
DDR4 SDRAM | U2, U3, U9, U12 | SoC - PS |
| Quad SPI Flash | U7, U17 | SoC - PS | Booting. | EEPROM | U4 | B2B - J2 |
| Clock Generator | U5 | SoC, B2B |
| Oscillator | U25 | Clock Generator | 25 MHz | Oscillator | U32 | SoC | 33.333333 MHz |
|
Configuration and System Control Signals
Page properties |
---|
|
- Overview all Controller signals, like Reset, Boote Mode, JTAG Interface(Connector or USB In case of FTDI)...
- In case it's connected to CPLD always link to CPLD description and add not from the current implementation here(in case it's available)
|
Scroll Title |
---|
anchor | Table_OV_CNTRL |
---|
title-alignment | center |
---|
title | Controller signal. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Connector+Pin | Signal Name | Direction1) | Description |
---|
JM1.A45 | POR_OVERRIDE | IN | Override power-on reset delay 2). | JM2.A30 | PG_PLL_1V8 | OUT | SI_PLL_1V8 power rail powered-up. | JM2.A31 | ERR_OUT | OUT | PS error indication 2). | JM2.A34 | ERR_STATUS | OUT | PS error status 2). | JM2.A35 | LP_GOOD | OUT | Low-power domain powered-up. Pulled up to 3.3VIN. | JM2.A36 | PLL_SCL | IN | I2C clock. Pulled up to PS_1V8. | JM2.A37 | PLL_SDA | IN/OUT | I2C data. Pulled up to PS_1V8. | JM2.A40 | PG_GT_L | OUT | Left GTH Transceivers powered-up. | JM2.A41 | EN_PSGT | IN | Enable GTR transceiver power-up. | JM2.A44 / JM2.A45 / JM2.A46 / JM2.A47 | TCK / TDI / TDO / TMS | Signal-dependent | JTAG configuration and debugging interface. JTAG reference voltage: PS_1V8 | JM2.B29 | PG_PSGT | OUT | GTR transceivers powered-up. | JM2.B30 | PROG_B | IN/OUT | Power-on reset 2). Pulled-up to PS_1V8. | JM2.B33 | SRST_B | IN | System reset 2). Pulled-up to PS_1V8. | JM2.B34 | INIT_B | IN/OUT | Initialization completion indicator after POR 2). Pulled-up to PS_1V8. | JM2.B37 | PG_PL | OUT | Programmable logic powered-up. | JM2.B38 | EN_FPD | IN | Enable full-power domain power-up. | JM2.B41 | PG_FPD | OUT | Full-power domain powered-up. | JM2.B42 | EN_LPD | IN | Enable low-power domain power-up. | JM2.B45 | PG_DDR | OUT | DDR power supply powered-up. | JM2.B46 | DONE | OUT | PS done signal 2). Pulled-up to PS_1V8. | JM2.B47 | EN_DDR | IN | Enable DDR power-up. | JM2.C30 | EN_GT_L | IN | Enable left GTH transceiver power-up. | JM2.C31 | MR | IN | Manual reset. | JM2.C32 | PLL_SEL0 | IN | PLL clock selection. | JM2.C33 | PLL_RST | IN | PLL reset. Pulled-up to PS_1V8. | JM2.C35 | EN_PL | IN | Enable programable logic power-up. | JM2.C36 | EN_GT_R | IN | Enable right GTH transceiver power-up. | JM2.C37 | PLL_FDEC | IN | PLL Frequency decrementation. | JM2.C44 / JM2.C45 / JM2.C46 / JM2.C47 | MODE3..0 | IN | Boot mode selection 2):
- JTAG
- QUAD-SPI (32 Bit)
- SD1 (2.0)
- eMMC (1.8 V)
- SD1 LS (3.0)
Supported Modes depends also on used Carrier. | JM2.D29 | EN_PLL_PWR | IN | Enable PLL power supply. | JM2.D30 | PLL_FINC | IN | PLL Frequency incrementation. | JM2.D31 | PLL_LOLn | OUT | Loss of lock status. | JM2.D32 | PLL_SEL1 | IN | PLL clock selection. | JM2.D33 | PG_GT_R | OUT | Right GTH Transceivers powered-up. | JM2.D37 | PSBATT | IN | PS RTC Battery supply voltage 2) 3). | JM2.D38 | PUDC_B | IN | Configuration pull-ups setting 2). Pulled-up to PL_1V8. | JM2.D45 / JM2.D46 | DX_P / DX_N | - | SoC temperatur sensing diode pins 2). |
1) Direction: - IN: Input from the point of view of this board.
- OUT: Output from the point of view of this board.
2) See UG1085 for additional information. 3) See Recommended Operating Conditions.
|
Power and Power-On Sequence
Page properties |
---|
|
Enter the default value for power supply and startup of the module here. - Order of power provided Voltages and Reset/Enable signals
Link to Schematics, for power images or more details |
Power Rails
Page properties |
---|
|
List of all Powerrails which are accessible by the customer - Main Power Rails and Variable Bank Power
|
Scroll Title |
---|
anchor | Table_PWR_PR |
---|
title-alignment | center |
---|
title | Module power rails. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Power Rail Name/ Schematic Name | Connector + Pin | Direction1) | Notes |
---|
VCCO_66 | JM1.A32 / JM1.A33 | IN |
| VREF_66 | JM1.A41 | IN |
| 3.3VIN | JM1.A54 / JM1.A55 / JM1.B55 / JM1.B56 | IN |
| PL_1V8 | JM1.C32 / JM1.C33 / JM1.D33 / JM1.D34 | OUT |
| PL_DCIN | JM1.C56 / JM1.C57 / JM1.C58 / JM1.C59 / JM1.C60 / JM1.D56 / JM1.D57 / JM1.D58 / JM1.D59 / JM1.D60 | IN |
| LP_DCDC | JM2.A50 / JM2.A51 / JM2.A52 / JM2.B50 / JM2.B51 / JM2.B52 / JM2.C50 / JM2.C51 / JM2.C52 / JM2.D50 / JM2.D51 / JM2.D52 | IN |
| DCDCIN | JM2.A57 / JM2.A58 / JM2.A59 / JM2.A60 / JM2.B57 / JM2.B58 / JM2.B59 / JM2.B60 / JM2.C57 / JM2.C58 / JM2.C59 / JM2.C60 / JM2.D57 / JM2.D58 / JM2.D59 / JM2.D60 / | IN |
| PS_BATT | JM2.D37 | IN |
| DDR_1V2 | JM2.D47 | OUT |
| PS_1V8 | JM2.C34 / JM2.D34 / JM3.A56 / JM3.B56 / JM3.C56 / JM3.D56 | OUT |
| PLL_3V3 | JM3.A55 | IN |
| GT_DCDC | JM3.A59 / JM3.A60 / JM3.B59 / JM3.B60 / JM3.C59 / JM3.C60 / JM3.D59 / JM3.D60 / | IN |
| VCCO_48 | JM3.C7 / JM3.C8 / JM3.D8 / JM3.D9 | IN |
| VCCO_47 | JM3.C19 / JM3.C20 / JM3.D20 / JM3.D21 | IN |
| VCCO_64 | JM4.B21 / JM4.B39 | IN |
| VREF_64 | JM4.B30 | IN |
| VCCO_65 | JM4.C21 / JM4.C39 | IN |
| VREF_65 | JM4.C30 | IN |
|
1) Direction: |
Page properties |
---|
|
List of all Powerrails which are accessible by the customer
- Main Power Rails and Variable Bank Power
Scroll Title |
---|
anchor | Table_PWR_PR |
---|
title-alignment | center |
---|
title | Module power rails. |
---|
|
Scroll Table Layout |
---|
|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | widths | sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
Power Rail Name/ Schematic Name | Connector + Pin | Direction1) | Notes |
---|
1) Direction:
- IN (C2M): Carrier to Module, means it's an input from the point of view of this board.
- OUT (M2C): Module to Carrier, means it's output : Output from the point of view of this board.
Recommended Power up Sequencing
Page properties |
---|
|
List baseboard design hints for final baseboard development. |
Scroll Title |
---|
anchor | Table_BB_DH |
---|
title-alignment | center |
---|
title | Baseboard Design Hints |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Sequence | Net name | Recommended Voltage Range | Pull-up/down | Description | Notes |
---|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Board to Board Connectors
Page properties |
---|
|
- This section is optional and only for modules.
use "include page" macro and link to the general B2B connector page of the module series, For example: 6 x 6 SoM LSHM B2B Connectors
Include Page |
---|
| PD:6 x 6 SoM LSHM B2B Connectors |
---|
| PD:6 x 6 SoM LSHM B2B Connectors |
---|
|
|
Technical Specifications
Page properties |
---|
|
List of all Powerrails which are accessible by the customer - Main Power Rails and Variable Bank Power add boarder one time maximum Rating (Board will damaged)
|
Absolute Maximum Ratings *)
Scroll Title |
---|
anchor | Table_TS_AMR |
---|
title-alignment | center |
---|
title | PS absolute maximum ratings |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Power Rail Name/ Schematic Name | Description | Min | Max | Unit |
---|
|
|
|
| V |
|
|
|
| V |
|
|
|
| V |
|
|
|
| V |
|
|
|
| V |
|
|
|
| V |
|
|
|
| V |
|
|
|
| V |
|
|
|
| °C |
|
*) Stresses beyond those listed under TE0818 TRM (more or less equal to TE0808 but other connectors) may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these
or any other conditions beyond those indicated under TE0818 TRM (more or less equal to TE0808 but other connectors). Exposure to absolute-maximum rated conditions for extended periods may affect device reliability.
Recommended Operating Conditions
This TRM is generic for all variants. Temperature range can be differ depending on the assembly version. Voltage range is mostly the same during variants (exceptions are possible, depending on custom request)
Operating temperature range depends also on customer design and cooling solution. Please contact us for options.
- Variants of modules are described here: Article Number Information
- Modules with commercial temperature grade are equipped with components that cover at least the range of 0°C to 75°C
- Modules with extended temperature grade are equipped with components that cover at least the range of 0°C to 85°C
- Modules with industrial temperature grade are equipped with components that cover at least the range of -40°C to 85°C
- The actual operating temperature range will depend on the FPGA / SoC design / usage and cooling and other variables.
Scroll Title |
---|
anchor | Table_TS_ROC |
---|
title-alignment | center |
---|
title | Recommended operating conditions. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Parameter | Min | Max | Units | Reference Document |
---|
|
|
| V | See ???? datasheets. |
|
|
| V | See ???? datasheet. |
|
|
| V | See ???? datasheet. |
|
|
| V | See ???? datasheet. |
|
|
| V | See ???? datasheet. |
|
|
| V | See ???? datasheet. |
|
|
| V | See ???? datasheet. |
|
|
| °C | See ???? datasheet. |
|
Physical Dimensions
PCB thickness: ?? mm.
Scroll Title |
---|
anchor | Figure_TS_PD |
---|
title-alignment | center |
---|
title | Physical Dimension |
---|
|
Scroll Ignore |
---|
Create DrawIO object here: Attention if you copy from other page, objects are only linked. |
Scroll Only |
---|
scroll-pdf | true |
---|
scroll-office | true |
---|
scroll-chm | true |
---|
scroll-docbook | true |
---|
scroll-eclipsehelp | true |
---|
scroll-epub | true |
---|
scroll-html | true |
---|
| image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed |
|
Currently Offered Variants
Scroll Title |
---|
anchor | Table_VCP_SO |
---|
title-alignment | center |
---|
title | Trenz Electronic Shop Overview |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
|
Revision History
Hardware Revision History
Scroll Title |
---|
anchor | Figure_RV_HRN |
---|
title-alignment | center |
---|
title | Board hardware revision number. |
---|
|
Scroll Ignore |
---|
Create DrawIO object here: Attention if you copy from other page, objects are only linked. |
Scroll Only |
---|
image link to the generate DrawIO PNG file of this page. This is a workaround until scroll pdf export bug is fixed |
|
Scroll Title |
---|
anchor | Table_RH_HRH |
---|
title-alignment | center |
---|
title | Hardware Revision History |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Date | Revision | Changes | Documentation Link |
---|
|
|
|
|
|
Hardware revision number can be found on the PCB board together with the module model number separated by the dash.
Document Change History
Page properties |
---|
|
- Note this list must be only updated, if the document is online on public doc!
- It's semi automatically, so do following
Add new row below first Copy "Page Information Macro (date)" Macro-Preview, Metadata Version number, Author Name and description to the empty row. Important Revision number must be the same as the Wiki document revision number Update Metadata = "Page Information Macro (current-version)" Preview+1 and add Author and change description. --> this point is will be deleted on newer pdf export template - Metadata is only used of compatibility of older exports
|
Scroll Title |
---|
anchor | Table_RH_DCH |
---|
title-alignment | center |
---|
title | Document change history. |
---|
|
Scroll Table Layout |
---|
orientation | portrait |
---|
sortDirection | ASC |
---|
repeatTableHeaders | default |
---|
style | |
---|
widths | |
---|
sortByColumn | 1 |
---|
sortEnabled | false |
---|
cellHighlighting | true |
---|
|
Date | Revision | Contributor | Description |
---|
Page info |
---|
infoType | Modified date |
---|
dateFormat | yyyy-MM-dd |
---|
type | Flat |
---|
|
| Page info |
---|
infoType | Current version |
---|
prefix | v. |
---|
type | Flat |
---|
showVersions | false |
---|
|
| Page info |
---|
infoType | Modified by |
---|
type | Flat |
---|
showVersions | false |
---|
|
| - <add TRM change list here>
| -- | all | Page info |
---|
infoType | Modified users |
---|
type | Flat |
---|
showVersions | false |
---|
|
| |
|
Disclaimer
Include Page |
---|
| IN:Legal Notices |
---|
| IN:Legal Notices |
---|
|