Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Table 1: Initial delivery state of programmable devices on the module.

Boot Process

The 7 boot mode strapping pins on the TE0723 module are set to boot the system from quad SPI Flash only. ..For additional information refer to the TE0723 schematic and Xilinx UG585 Zynq-7000 All Programmable SoC Technical Reference Manual section "Boot Mode Pin Settings".

Signals, Interfaces and Pins

...

JTAG access to the Xilinx Zynq XC7Z010 SoC is provided through testpoints TP1-T4.

...

JTAG Signal

...

Testpoint

...

Table 5: JTAG interface signalsFTDI USB/UART FIFO bridge connected to the J9 Micro USB connector.

Default PS MIO Mapping

MIOFunctionConnected ToNotes
0SDCARDJ10-9Card detect switch.
1QSPIU5-1SP0-CS
2QSPIU5-5SPI0-DQ0
3QSPIU5-2SPI0-DQ1
4QSPIU5-3SPI0-DQ2
5QSPIU5-7SPI0-DQ3
6QSPIU5-6SPI0-SCK
7GPIOU18-27USB PHY reset
9LEDD2Red LED
10SDCARDJ10-7DAT0
11SDCARDJ10-3CMD
12SDCARDJ10-5CLK
13SDCARDJ10-8DAT1
14SDCARDJ10-1DAT2
15SDCARDJ10-2CD/DAT3
28USB-OTGU18-7OTG-DATA4
29USB-OTGU18-31OTG-DIR
30USB-OTGU18-29OTG-STP
31USB-OTGU18-2OTG-NXT
32USB-OTGU18-3OTG-DATA0
33USB-OTGU18-4OTG-DATA1
34USB-OTGU18-5OTG-DATA2
35USB-OTGU18-6OTG-DATA3
36USB-OTGU18-1OTG-CLK
37USB-OTGU18-9OTG-DATA5
38USB-OTGU18-10OTG-DATA6
39USB-OTGU18-13OTG-DATA7
48ESPJ5-2ESP_TXD
49ESPJ5-7ESP_RXD
52ESPJ5-6MOD_RST
53ESPJ5-3ESP_GPIO0

...