Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

VG96 ConnectorCount of PL IO'sCount of LVDS-pairsSoM Control Signals and InterfacesNotes
J87224--
J9645

'NRST_IN', pin J9-A29

Drive to ground (Push Button S1, JB3-11 (G) on XMOD header) to reset the SoM. 2)
'NRST_OUT', pin J9-B30Incoming reset signal from SoM's watchdog (implemented on SoM's SC CPLD). 2)
'BOARD_STAT', pin J9-B32Frequently flipping signal indicating running SoM. Routed also to XMOD Header, pin JB3-9 (E).
'BOOT_MODE1', pin J9-C31Bootmode pin 1, use in conjunction with Bootmode pin 2.
'BOOT_MODE2', pin J9-C32Bootmode pin 2, use in conjunction with Bootmode pin 1.
I²C, pins J9-A30, J9-A31I²C1 interface of module.
GbE SGMII, pins J9-A16, J9-A17, J9-A19 J9-A20SGMII interface of on-module GbE PHY.


VG96 ConnectorCount of IO'sControl Signals and InterfacesNotes
J824 single endedUser IO-
48 single ended or 24 differentialUser IO-
J954 single ended

User IO

-
10 single ended or 5 differentialUser IO-
2'NRST_IN',
pin J9-A29I²C-
'NRST_OUT', pins J9-A29,
pin
J9-B30
SD IO
SoM reset signals
1
-
'BOARD_STAT', pin J9-B32
UART
-
-
2'BOOT_MODE1',
pin J9-C31USB2.0-
'BOOT_MODE2' pin J9-C31,
pin
J9-C32-
2I²C, pins J9-A30, J9-A31
2x 10/100
-
BaseT Ethernet
4
-GbE SGMII
GbE
MDI and
SGMII
-4JTAG
-

Table 3: General overview of PL I/O signals, SoM's interfaces and control signals  connected to the VG96 connectors.

...