Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Following table gives a summary of the available I/O's, interfaces and LVDS-pairs of the B2B connectors JB1 and JB2:

614
B2B ConnectorInterfacesCount of IO'sInterfacesNotes
JB1User IO24 single ended-
User IO-48 single ended or 24 differentialUser IO-
JB2

User IO

54 single ended-
User IO-10 single ended or 5 differentialUser IO--
I²C2I²C-
7SD IO7-
UART2UART-
USB2.06-
142x 10/100-BaseT Ethernet14-
GbE MDI and SGMII14-
JTAG4JTAG-

Table 2: General overview of PL I/O signals and SoM's interfaces connected to the B2B connectors.

...

Following table gives a summary of the pin-assignment, available interfaces and functional IO's of the VG96 connectors J8 and J9:
:

224
VG96 ConnectorControl Signals and Interfaces
VG96 ConnectorCount of PL IO'sCount of LVDS-pairsSoM Control Signals and InterfacesNotes
J87224--
J9645

'NRST_IN', pin J9-A29

Drive to ground (Push Button S1, JB3-11 (G) on XMOD header) to reset the SoM. 2)
'NRST_OUT', pin J9-B30Incoming reset signal from SoM's watchdog (implemented on SoM's SC CPLD). 2)
'BOARD_STAT', pin J9-B32Frequently flipping signal indicating running SoM. Routed also to XMOD Header, pin JB3-9 (E).
'BOOT_MODE1', pin J9-C31Bootmode pin 1, use in conjunction with Bootmode pin 2.
'BOOT_MODE2', pin J9-C32Bootmode pin 2, use in conjunction with Bootmode pin 1.
I²C, pins J9-A30, J9-A31I²C1 interface of module.
GbE SGMII, pins J9-A16, J9-A17, J9-A19 J9-A20SGMII interface of on-module GbE PHY.
VG96 ConnectorCount of IO'sControl Signals and InterfacesNotes
J8User IO24 single ended-
User IO-48 single ended or 24 differentialUser IO-
J9

User IO

54 single ended-
User IO-10 single ended or 5 differentialUser IO-
2'NRST_IN', 'NRST_OUT', pins J9-A29, J9-B302SoM reset signals 1)
'BOARD_STAT', pin pins J9-B321-
'BOOT_MODE1', 'BOOT_MODE2' pin , pins J9-C31, J9-C32-2Binary bootmode code of SoM
I²C, pins J9-A30, J9-A31-2I²C1 interface of module
GbE SGMII4SGMII interface of on-module GbE PHY

Table 3: General overview of PL I/O signals, SoM's interfaces and control signals  connected to the VG96 connectors.

HW-modification Concerning Reset-Signals

21) The pins with the schematic net names 'NRST_IN' (JB2-89) and 'NRST_OUT' (JB2-91) are swapped as part of a HW-modification to rework the Reset-signals of the Carrier-Board in conjunction with the TE0729 SoM.

...

JB3 pinSignal Schematic Net NameB2BNote
C (pin 4)TCKJB2-119 -
D (pin 8)TDOJB2-117 -
F (pin 10)TDIJB2-115 -
H (pin 12)TMSJB2-113 -
A (pin 3)USART0_TXJB2-96 -
B (pin 7)USART0_RXJB2-94 -
E (pin 9)BOARD_STATJB2-112also connected to VG96 connector pin J9-B32
G (pin 11)NRST_IN 32)JB2-89also connected to VG96 connector pin J9-A29

Table 12: XMOD header signals and connections.  32) Swapped at HW-Modification with signal 'NRST_OUT' in board-revision 2

...