Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Storage device name

IC

Content

Notes

Quad SPI Flash

U5

Empty

 -
Configuration EEPROMU6EmptyPre-ProgrammedXilinx License -

Table 1: Initial delivery state of programmable devices on the module

...

BankTypeVCCIOI/O Signal CountAvailable on ConnectorsNotes
34HR3.3V44248 user I/O's on Pmod connector J6, female pin header J1 and J2 each.
35HR3.3V876 user I/O's on female pin header J4, 1 user I/O on female pin header J5.
500PS MIO3.3V15-6 MIO - pins used for QSPI flash memory interface, 7 MIO - pins used for SD Card interface, 1 MIO-pin connected to red LED D2.
501PS MIO3.3V16412 MIO - pins used for USB ULPI interface, 4 MIO-pins used for ESP8266 interface header J5.
0Config3.3V5-4 I/O's are dedicated to JTAG interface, 'PROG_B'-signal is connected to voltage monitor circuit 23.

Table 3: General overview of Zynq SoC PL/PS I/O banks

JTAG Interface

JTAG access to the Xilinx Zynq XC7Z010 SoC is provided through FTDI USB/UART FIFO bridge connected to the Micro USB2 connector J9.

...

bank

USB2 to JTAG/UART Adapter

The TE0723 board is equipped with the FTDI FT2232H USB2 to JTAG/UART adapter controller connected to micro-USB2 connector J9 to provide JTAG and UART access to the Xilinx Zynq XC7Z010 SoC. There is also a 256-byte configuration EEPROM U6 wired to the FT2232H chip via Microwire bus which holds pre-programmed license code to support Xilinx programming tools.

Warning

Do not access the FT2232H EEPROM using FTDI programming tools, doing so will erase normally invisible user EEPROM content and invalidate stored Xilinx JTAG license. Without this license the on-board JTAG will not be accessible any more with any Xilinx tools. Software tools from FTDI website do not warn or ask for confirmation before erasing user EEPROM content.


Channel A of the FTDI IC is configured as JTAG interface (MPSSE) connected to the JTAG interface of the Zynq SoC on configuration bank 0:

Zynq SoC U1

Signal Schematic Name

FT2232H IC U3 Pin
Zynq SoC U1

Note

Pin G9TCK
Pin
12
Pin
G9-
L7TDI
Pin
13
Pin
L7
L8
-
TDO
Pin
14
Pin
L8 -
L9TMS
Pin
15
Pin L9 -

Table 4: JTAG interface signals


14 additional bus lines of Channel B of the FTDI IC can be used as UART interface routed to CPLD. Also 6 additional bus-lanes are connected to the System Controller CPLD and available for user-specific use.are routed to Zynq SoC PL bank 34 and are available to the user. The FTDI chip which converts signals from USB2 to a variety of standard serial and parallel interfaces like UART and user GPIO's in FIFO mode. Refer to the FTDI data sheet to get information about the capacity of the FT2232H IC.

Zynq SoC U1

Signal Schematic Name

FT2232H IC
U3Zynq SoC U1

Note

BDBUS0Pin 12Pin G9-TDIPin 13Pin L7-TDOPin 14Pin L8 -TMSPin 15Pin L9 -
U3 Pin
Bank 34, pin H13BDBUS032
Bank 34, pin H14BDBUS133
Bank 34, pin J15BDBUS234
Bank 34, pin J14BDBUS335
Bank 34, pin K15BDBUS437
Bank 34, pin L15BDBUS538
Bank 34, pin L14BDBUS639
Bank 34, pin M15BDBUS740
Bank 34, pin M14BCBUS042
Bank 34, pin N14BCBUS146
Bank 34, pin P15BCBUS247
Bank 34, pin N13BCBUS348
Bank 34, pin R15BCBUS449
Bank 34, pin P14BCBUS753

Table 5: FTDI FT2232H bus line Table 5: JTAG interface signals

Quad SPI Interface

Quad SPI Flash memory (U5) is connected to the Zynq PS QSPI0 interface via PS MIO bank 500, pins MIO1 ... MIO6.

's
Zynq SoC U1 PinSignal Schematic NameFlash memory U5 Pin
Bank 500, pin MIO1SPI0_CS1
Bank 500, pin MIO2SPI0_DQ0/MIO25
Bank 500, pin MIO3SPI0_DQ1/MIO32
Bank 500, pin MIO4SPI0_DQ2/MIO43
Bank 500, pin MIO5SPI0_DQ3/MIO57
Bank 500, pin MIO6SPI0_SCK6

Table 46: Quad SPI interface signals and connections

SD Card Interface

TE0723 module has on-board 3.3V SD Card socket (J10) with card detect switch wired to the SoC PS MIO bank 500.

's Connected ToCard detect switchDAT0CMDCLKDAT1DAT3CD/DAT3
Zynq SoC U1 PinSignal Schematic NameConnected to
Bank 500, pin MIO0Card detect switchJ10-9
Bank 500, pin MIO10DAT0J10-7
Bank 500, pin MIO11CMDJ10-3
Bank 500, pin MIO12CLKJ10-5
Bank 500, pin MIO13DAT1J10-8
Bank 500, pin MIO14DAT3J10-1
Bank 500, pin MIO15CD/DAT3J10-2

Table 47: SD card Card socket signals

USB Interface


's U18-7U18-29U18-3U18-4U18-6U18-9U18-10
Zynq SoC U1 PinConnected ToSignal Schematic NameUSB2 PHY U18 Pin
Bank 501, pin MIO28OTG-DATA47
Bank 501, pin MIO29U18-31OTG-DIR31
Bank 501, pin MIO30OTG-STP29
Bank 501, pin MIO31U18-2OTG-NXT2
Bank 501, pin MIO32MIO32OTG-DATA03
Bank 501, pin MIO33OTG-DATA14
Bank 501, pin MIO34U18-5OTG-DATA25
Bank 501, pin MIO35OTG-DATA36
Bank 501, pin MIO36U18-1OTG-CLK1
Bank 501, pin MIO37OTG-DATA59
Bank 501, pin MIO38OTG-DATA610
Bank 501, pin MIO39U18-13OTG-DATA713

Table 58: USB interface. signals

ESP Wi-Fi Interface

Interface for the ESP8266 Wi-Fi module is provided through connector J5.

Zynq SoC 's U1 PinConnected ToSignal Schematic NameConnected to
Bank 501, pin MIO48ESP_TXDJ5-2ESP_TXD
Bank 501, pin MIO49ESP_RXDJ5-7ESP_RXD
Bank 501, pin MIO52MOD_RSTJ5-6MOD_RST
Bank 501, pin MIO53ESP_GPIO0J5-3ESP_GPIO0
Bank 35, pin G15ESP_GPIO2J5-5ESP_GPIO2

Table 6: ESP8266 Wi-Fi module interface.

I²C Interface

I2C interface pins SCL and SDA from the Zynq SoC PL bank 34 are connected to the connector J1. There are no on-board I2C slave devices.

Zynq SoC 's U1 PinConnected ToSignal Schematic NameConnected to
R13SDAJ1-9SDA
P13P13SCLJ1-10SCL

Table 7: Zynq SoC I2C interface.

On-board Peripherals

DDR Memory

...