Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Analog differential Input Pin Pair

Connector pin

Connector pinSignal Schematic NameNote
IO_L1P_T0_AD0P_35, pin F12
IO_L1N_T0_AD0N_35, pin E13
J4-3
J4-1
AIN2
AIN0
I/O's also usable in digital mode

IO_L2P_T0_AD8P_35, pin F11
IO_L2N_T0_AD8N_35, pin E12

J4-4
J4-2
AIN3
AIN1
I/O's also usable in digital mode

IO_L3P_T0_DQS_AD1P_35, pin F13
IO_L3N_T0_DQS_AD1N_35, pin F14

J4-6
J4-5
AIN5
AIN4
I/O's also usable in digital mode

Table 12: Auxiliary Analog Inputs of the Zynq device

Note: These 6 auxiliary analog inputs pins are analog inputs are shared with PL bank pins and can be used as regular digital I/O's.

...

Board VariantFPGADesignTypical Power, 25°C ambient
TE0723-02XC7Z010-1CLG225CNot configuredTBD*
TE0723-03MXC7Z010-1CLG225CNot configuredTBD*
TE0723-03-07S-1CXC7Z007S-1CLG225CNot configuredTBD*

Table 1516: Module power consumption

...

The voltage direction of the power rails is directed at on-board connectors' view:


Main Power Pins DesignatorVCC / VCCIODirectionPinsNotes
J125VIn

1

5V power supply pin header.
J33.3VOut2, 4On-board 3.3V voltage level available.
5VIn / Out5On-board 5.0V voltage level available or supply pin.

Table 2017: Main power pin header description


I/O pin headerVCC / VCCIODirectionPinsNotes
J53.3VOut

4, 8

I/O header VCCIO.
J63.3VOut6, 12I/O header VCCIO.

Table 2018: Power pin description of I/O pin header  

...

Peripheral Socket DesignatorVCC / VCCIODirectionPinsNotes
J8 / J9USB-VBUSIn / Out1Direction depends on USB2 mode.
J103.3VOut4MikroSD Card socket VDD.

Table 2219: Power pin description of peripheral connector

...

Bank

Bank I/O Voltage VCCO

Voltage Range

0 (config)3.3Vfixed
500 (MIO)3.3Vfixed
501 (MIO)3.3Vfixed
34 (HR)3.3Vfixed
35 (HR)3.3Vfixed

Table 1720: Board bank voltages

Variants Currently in Production

 Board VariantXilinx Zynq SoC

DDR3L SDRAM

ARM Cores

PL Cells

LUTsFlip-Flops

Block RAM

DSP Slices

TE0723-02XC7Z010-1CLG225C128 MBytesDual-core28K17,6K35,2K2.1 MBytes80
TE0723-03MXC7Z010-1CLG225C512 MBytesDual-core28K17,6K35,2K2.1 MBytes80
TE0723-03-07S-1CXC7Z007S-1CLG225C512 MBytesSingle-core23K14,4K28,8K1.8 MBytes66

Table 1821: Board variants

Technical Specifications

...

Parameter

MinMax

Units

Reference Document

VIN supply voltage

-0.53.6

V

Xilinx datasheet DS187.

Storage temperature

-40

+85

°C

 

Table 1922: Board absolute maximum ratings.

...

ParameterMinMaxUnitsReference Document
Supply voltage1.143.465 VXilinx datasheet DS187.

Table 2023: Board recommended operating conditions.

...

DateRevision

Notes

PCNDocumentation Link
2016-07-1503

Refer to Changes list in Schematic for further details in changes to REV02

-TE0723-03
2015-11-06
02Second Production Release -TE0723-02
 -

01

First Production Release - -

Table 2124: Board hardware revision history

...

Date

Revision

Contributors

Description

Page info
modified-date
modified-date
dateFormatyyyy-MM-dd



Ali Naseri,
Jan Kumann

  • First TRM release

Table 2225: Document change history.

...