You are viewing an old version of this page. View the current version.

Compare with Current View Page History

« Previous Version 20 Next »

Download PDF version of this document.

Overview

The Trenz Electronic TE0865  is an industrial/extended grade module based on Xilinx Zunq UltraScale+ MPSoC. The TE0865 is equipped with 4x 2GB DDR4 SDRAM connected to Programmable Logic(PL) and 5x 2GB DDR4 SDRAM connected to Processing System(PS), 8 GB eMMC, 2x 64MB Quad SPI Flash, Gigabit Ethernet Transceiver, USB Transceiver, Ultra micro power terminal and an Intel MAx 10 as system controller CPLD. 

Refer to http://trenz.org/te0865-info for the current online version of this manual and other available documentation.

Key Features

  • SoC/FPGA
    • Package: C1760
    • Device: ZU11, ZU17, ZU19*
    • Engine: EG*
    • Speed: -1, -2,*, **
    • Temperature: I, E,*, **
  • RAM/Storage
    • Low Power DDR4 on PS
      • Data width: 16bit
      • Size: def. 2GB*
      • Speed: 3200 (MT/s) ***
    • Low Power DDR4 on PL
      • Data width: 16bit
      • Size: def. 2GB*
      • Speed:***
    •  eMMC
      • Data width: 8Bit
      • size: def. 8GB *
    • Dual QSPI boot Flash in dual parallel mode (size depends on assembly version)
      • Data width: 8bit
      • size: def. 64MB *
    • MAC address serial EEPROM with EUI-48™ node identity (Microchip 24AA025E48)
  • On Board
    • Intel Max 10 as CPLD
    • 6x MEMS Oscillator
    • Gigabit Ethernet transceiver PHY (Marvell Alaska 88E1512)
    • Hi-speed USB2 ULPI transceiver with full OTG support (Microchip USB3340C)
  • Interface
    • 214 x PS I/Os
    • 96x HD I/Os
    • 416x HP I/Os
    • 4x PS GTR
    • 3x Samtec Accelerate HD B2B connector
    • 78x MIOs
  • Power
    • 12V input supply voltage
    • Variable Bank IO Power Input
  • Dimension
    • 7.5 cm x 10 cm
  • Notes
    • * depends on assembly version
    • ** also non low power assembly options possible
    • *** depends on used U+ Zynq and DDR4 combination

Block Diagram

TE0865 block diagram

Main Components

TE0865 main components
  1. ZYNQ Ultrascale+ MPSoC FPGA, U30
  2. PL DDR4 SDRAM, U9, U10, U28, U29
  3. PS DDR4 SDRAM, U5...U8, U11
  4. Intel MAX 10 FPGA, U46
  5. eMMC RAM, U1
  6. Dual QSPI Flash, U32, U33
  7. Crypto Authentication IC, U19
  8. OPTIGA Trust M Authentication IC, U16
  9. EEPROM MAC Address, U14
  10. USB2.0 Transceiver, U2
  11. Gigabit Ethernet Transceiver, U17
  12. B2B Connector, J2
  13. B2B Connector, J3
  14. B2B Connector, J1
  15. B2B Connector, J4
  16. Power Terminal, J5

Initial Delivery State

Storage device name

Content

Notes

Quad SPI Flash

Not Programmed


EEPROMProgrammed

MAC Address

System Controller CPLDProgrammedIntel MAX 10
PL DDR4 SDRAMNot Programmed
PS DDR4 SDRAMNot Programmed
eMMCNot Programmed
Initial delivery state of programmable devices on the module

Configuration Signals

Function

SchematicConnected toDirectionDescription

Boot Mode

MODE0...3B2B, J3AInput
ResetPERST0B2B, J1BInput
PGOODPG_VCCINTCPLD, U46Output
Power EnableEN_VCCINTCPLD, U46Input
Controller signal.

Signals, Interfaces and Pins

Board to Board (B2B) I/Os

FPGA bank number and number of I/O signals connected to the B2B connector:

Zynq MPSoC's I/O banks signals connected to the B2B connectors:

BankType

B2B Connector

I/O Signal Count

VoltageNotes

64

HP

JM2

48x Single Ended, 24x  LVDS Pairs

Variable

Max voltage 1.8V

64

HP

JM2

2x Single Ended

Variable

Max voltage 1.8V
65

HP

JM2

18x Single Ended, 9x  LVDS Pairs

Variable

Max voltage 1.8V

65

HP

JM3

16x Single Ended, 8x  LVDS Pairs

Variable

Max voltage 1.8V

66

HP

JM1

48x Single Ended, 24x  LVDS Pairs

Variable

Max voltage 1.8V
500MIOJM18x Single Ended1.8V

501

MIO

JM1

6x Single Ended

3.3V


505

GTR

JM3

16x Single Ended, 8x  LVDS Pairs

-

4x Lanes

505

GTR CLK

JM3

1x differential Clock

-


General PL I/O to B2B connectors information

For detailed information about the pin-out, please refer to the Pin-out table.

MGT Lanes

The Xilinx Zynq UltraScale+ device used on the TE0820 module has 4 GTR transceivers. All 4 are wired directly to B2B connector JM3. MGT (Multi Gigabit Transceiver) lane consists of one transmit and one receive (TX/RX) differential pairs, four signals total per one MGT lane. Following table lists lane number, FPGA bank number, transceiver type, signal schematic name, board-to-board pin connection and FPGA pins connection:

LaneBankSignal NameB2B PinNote
0505
  • B505_RX0_P
  • B505_RX0_N
  • B505_TX0_P
  • B505_TX0_N
  • JM3-26
  • JM3-28
  • JM3-25
  • JM3-27

1505
  • B505_RX1_P
  • B505_RX1_N
  • B505_TX1_P
  • B505_TX1_N
  • JM3-20
  • JM3-22
  • JM3-19
  • JM3-21

2505
  • B505_RX2_P
  • B505_RX2_N
  • B505_TX2_P
  • B505_TX2_N
  • JM3-14
  • JM3-16
  • JM3-13
  • JM3-15

3505
  • B505_RX3_P
  • B505_RX3_N
  • B505_TX3_P
  • B505_TX3_N
  • JM3-8
  • JM3-10
  • JM3-7
  • JM3-9

MGT Lanes connection

There are 3 clock sources for the GTR transceivers. B505_CLK0 is connected directly to B2B connector JM3, so the clock can be provided by the carrier board. Clocks B505_CLK1 and B505_CLK3 are provided by the on-board clock generator (U10). As there are no capacitive coupling of the data and clock lines that are connected to the connectors, these may be required on the user’s PCB depending on the application.

Clock signalBankConnected toNotes
B505_CLK0_P505B2B, JM3-31Supplied by the carrier board
B505_CLK0_N505B2B, JM3-33Supplied by the carrier board
B505_CLK1_P505U10, CLK2AOn-board Si5338A
B505_CLK1_N505U10, CLK2BOn-board Si5338A
B505_CLK2_P505N/ANot connected
B505_CLK2_N505N/ANot connected
B505_CLK3_P505U10, CLK1AOn-board Si5338A
B505_CLK3_N505U10, CLK1BOn-board Si5338A
MGT Clock Sources Information


JTAG Interface

JTAG access to the UltraScale+ MPsoC FPGA through B2B connector J3B.

JTAG Signal

B2B Connector

TMSJ3B- D59
TDIJ3B- D57
TDOJ3B- D58
TCK

J3B- D56

JTAG pins connection

JTAG access to the system controller CPLD, Intel MAX10 FPGA(U46) through B2B connector J2B.

JTAG Signal

B2B Connector

TCK_MAX10J2B- D56
TMS_MAX10J2B- D57
TDO_MAX10J2B- D58
TDI_MAX10

J2B- D59

JTAGENPulled Up
JTAG pins connection

MIO Pins


MIO PinConnected toNotes
MIO0...5QSPI Flash, U32
MIO6...11QSPI, Flash, 33
MIO13...22eMMC, U1
MIO23B2B, J2AU_INIT
MIO24...25B2B, J3BI2C U via Voltage Transform, U15
MIO26...27B2B, J2AUART0_RX
MIO28...29B2B, J2AUART1_RX
MIO30...31B2B, J2AI2C M via Voltage Transform, U12
MIO32...37B2B, J2AGPIO0...5
MIO38B2B, J2AM_INIT
MIO39...42B2B, J2BSD
MIO43B2B, J2APS_RSTn
MIO44...51B2B, J2ASD
MIO52...63USB2.0, U2USB2.0
MIO64...77ETH PHY, U17ETH PHY
MIOs pins

Test Points

Test PointSignalNotes
TP1...2+12.0V
TP3...4+3.3V
TP5...6+3.3V_SW
TP7...8+2.3V
TP9...10+1.8V
TP11...12+1.8V_AUX
TP13...14+1.8V_VCCADC
TP15...16+0.85V_VCCINT
TP17...18+1.2V_PL_DDR
TP19...20+2.5V_PL_DDR
TP21...22+0.85V_GTR_AVCC_PS
TP23...24+1.8V_GTR_AVTT_PS
TP25...26+1.8V_AUX_PS
TP27...28+1.2V_PLL_PS
TP29...30+1.2V_PS_DDR
TP31...32+2.5V_PS_DDR
TP33...34VREFA_DDR_PS
TP35...36VREFA_DDR_PL
TP37...38VTT_DDR_PS
TP39...40VTT_DDR_PL
TP41...42+0.9V_GTH_AVCC
TP43...44+1.8V_GTH_AUX
TP45...46+1.2V_GTH_AVTT
TP47...48+0.9V_GTY_AVCC
TP49...50+1.8V_GTY_AUX
TP51...52+1.2V_GTY_AVTT
Test Points Information

On-board Peripherals

Chip/InterfaceDesignatorNotes
Intel MAX 10U46
PL DDR4 SDRAM

U9, U10, U28, U29


PS DDR4 RAMU5...U8, U11
Dual QSPI FlashU32, U33
eMMC RAMU1
USB2.0 TransceiverU2
Gigabit Ethernet TransceiverU17
EEPROMU14
Crypto AuthenticationU19
OPTIGA AuthenticationU16
MEMS Oscillator,

On board peripherals

CPLD

Quad SPI Flash Memory


MIO PinSchematicU?? PinNotes
























Quad SPI interface MIOs and pins

eMMC Memory

eMMC Flash memory device(U6) is connected to the ZynqMP PS MIO bank 500 pins MIO13..MIO23. eMMC chips IS21ES08G-JCLI (FLASH - NAND Speicher-IC (64 Gb x 1) MMC ) is used.

DDR4 Memory

The TE0820 SoM has dual 8 Gb volatile DDR4 SDRAM IC for storing user application code and data.

  • Part number: K4A8G165WB-BIRC
  • Supply voltage: 1.2V
  • Speed: 2400 Mbps
  • Temperature: -40 ~ 95 °C

Quad SPI Flash Memory

Two quad SPI compatible serial bus flash MT25QU512ABB8E12-0SIT memory chips are provided for FPGA configuration file storage. After configuration completes the remaining free memory can be used for application data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths to be used. The maximum data transfer rate depends on the bus width and clock frequency.

Gigabit Ethernet

On-board Gigabit Ethernet PHY (U8) is provided with Marvell Alaska 88E1512 IC (U8). The Ethernet PHY RGMII interface is connected to the ZynqMP Ethernet3 PS GEM3. I/O voltage is fixed at 1.8V for HSTL signaling. The reference clock input of the PHY is supplied from an on-board 25.000000 MHz oscillator (U11).

High-speed USB ULPI PHY

PinSchematicConnected toNote
MDIP0...3

PHY_MDI0...3

B2B, JM1


MDC

ETH_MDC

MIO76


MDIOETH_MDIOMIO77
S_INS_INB2B, JM3
S_OUTS_OUTB2B, JM3
TXD0..3ETH_TXD0...3MIO65...68
TX_CTRLETH_TXCTLMIO69
TX_CLKETH_TXCKMIO64
RXD0...3ETH_RXD0...3MIO71...74
RX_CTRLETH_RXCTLMIO75
RX_CLKETH_RXCKMIO70
LED1PHY_LED1CPLD, U21
RESETnETH_RSTMIO24
GigaBit Ethernet connection

USB2.0 Transceiver

Hi-speed USB ULPI PHY (U18) is provided with USB3320 from Microchip. The ULPI interface is connected to the Zynq PS USB0 via MIO52..63, bank 502. The I/O voltage is fixed at 1.8V and PHY reference clock input is supplied from the on-board 52.00 MHz oscillator (U14).

 PHY PinZYNQ PinB2B NameNotes
ULPIMIO52..63-Zynq USB0 MIO pins are connected to the USB PHY.
REFCLK--52.000000 MHz from on-board oscillator (U14).
REFSEL[0..2]--Reference clock frequency select, all set to GND selects 52.000000 MHz.
RESETBMIO25-Active low reset.
CLKOUTMIO52-Connected to 1.8V, selects reference clock operation mode.
DP, DM-OTG_D_P, OTG_D_NUSB data lines routed to B2B connector JM3 pins 47 and 49.
CPEN-VBUS_V_ENExternal USB power switch active high enable signal, routed to JM3 pin 17.
VBUS-USB_VBUSConnect to USB VBUS via a series of resistors, see reference schematics, routed to JM3 pin 55.
ID-OTG_IDFor an A-device connect to ground, for a B-device left floating. routed from JM3 pin 23.
General overview of the USB PHY signals

EEPROM

There is a 2Kb EEPROM (U25) provided on the module TE0820.

MIO PinSchematicU25 PinNotes
MIO39I2C_SDASDA
MIO38I2C_SCLSCL
I2C EEPROM interface MIOs and pins

Crypto Authentication


OPTIGA Authentication

EEPROM

MIO PinSchematicU?? PinNotes








I2C EEPROM interface MIOs and pins

MIO PinI2C AddressDesignatorNotes




I2C address for EEPROM

PL DDR4 SDRAM

The TE???? SoM has ??? GByte volatile DDR3 SDRAM IC for storing user application code and data.

  • Part number: 
  • Supply voltage:
  • Speed: 
  • NOR Flash
  • Temperature: 

PS DDR4 SDRAM

The TE???? SoM has ??? GByte volatile DDR3 SDRAM IC for storing user application code and data.

  • Part number: 
  • Supply voltage:
  • Speed: 
  • NOR Flash
  • Temperature:

Ethernet

U?? Pin Signal NameConnected toSignal DescriptionNote






































































Ethernet PHY to Zynq SoC connections

eMMC

SchematicU?? PinNotes






eMMC Information


Clock Sources

DesignatorDescriptionFrequencyNote


MHz


MHz


KHz




Osillators

Power and Power-On Sequence

Power Supply

Power supply with minimum current capability of xx A for system startup is recommended.

Power Consumption

Power Input PinTypical Current
VINTBD*
Power Consumption

* TBD - To Be Determined

Power Distribution Dependencies

Power Distribution

Power-On Sequence

Power Sequency

Voltage Monitor Circuit

Create DrawIO object here: Attention if you copy from other page, objects are only linked.

Voltage Monitor Circuit

Power Rails

Power Rail Name

B2B J1 Pin

B2B J2 Pin

B2B J3 Pin

B2B J4 PinDirectionNotes
VCCIO_67D10---In
VCCIO_66D20---In
VCCIO_64D35---In

VCCIO_65

D45---In
VCCIO_91-A6,--In
VCCIO_90-B10--In
VCCIO_89-A21--In
V_IO_CFG-A45--In
+1.2V_PL_DDR-B44--Out
VCCIO_68-C29--In
VCCIO_88-D44--In
+3.3V-D60--Out
+1.8V-
D60-Out
Module power rails.

Bank Voltages

Bank          

Schematic Name

Voltage

Notes
64 HPVCCIO_64max 1.8 V
65 HP VCCIO_65max 1.8 V
66 HPVCCIO_66max 1.8 V
67 HP VCCIO_67max 1.8 V
68 HPVCCIO_68max 1.8 V
69 HP VCCIO_691.2 V


70 HPVCCIO_701.2 V


71 HPVCCIO_711.2 V
88 HDVCCIO_88max 3.3VZU17 Bank 90 HD
89 HDVCCIO_88max 3.3 VZU17 Bank 91 HD
90 HDVCCIO_88max 3.3VZU17 Bank 93 HD
91 HDVCCIO_88max 3.3VZU17 Bank 94 HD
128 GTYMGTAVCC_L0.9 V
129 GTYMGTAVCC_L0.9 V
224 GTHMGTAVCC_RS0.9 V
225 GTHMGTAVCC_RS0.9 V
228 GTHMGTAVCC_RN0.9 V
229 GTHMGTAVCC_RN0.9 V
500 PSMIOVCCO_PSIO0_5001.8 V
501 PSMIOVCCO_PSIO0_501max 3.3 V
502 PSMIOVCCO_PSIO0_5021.8 V
504 PSDDRVCCO_PSDDR_5041.2 V
505 PSGTRPS_MGTRAVCC0.85 V
Zynq SoC bank voltages.


Board to Board Connectors

Technical Specifications

Absolute Maximum Ratings

SymbolsDescriptionMinMaxUnit




V




V




V




V




V




V




V




V




°C
PS absolute maximum ratings

Recommended Operating Conditions

Operating temperature range depends also on customer design and cooling solution. Please contact us for options.

ParameterMinMaxUnitsReference Document



VSee ???? datasheets.



VSee  ???? datasheet.



VSee  ???? datasheet.



VSee  ???? datasheet.



VSee  ???? datasheet.



VSee  ???? datasheet.



VSee  ???? datasheet.



°CSee  ???? datasheet.



°CSee  ???? datasheet.
Recommended operating conditions.


Components are mainly classified in 3 temperature groups, according to range specifications: commercial: 0°C - 75°C extended: 0°C - 85°C industrial: -40°C - 85°C

Classification of the module can be locked up here: Article Number Information i.e.: TE0803-03-5D"I"21-AS (The I indicates industrial)

The actual operation temperature range depends on the FPGA/SoC design/utilization and cooling, as well as other variables. Please note: These are only indications!

Physical Dimensions

  • Module size: 75 mm × 100 mm.  Please download the assembly diagram for exact numbers.

  • Mating height with standard connectors: 5 mm.

PCB thickness: 2 mm.

Physical Dimension

Currently Offered Variants 

Trenz shop TE0865 overview page
English pageGerman page
Trenz Electronic Shop Overview

Revision History

Hardware Revision History

Board hardware revision number.


DateRevisionChangesDocumentation Link
2021-04-15REV01Initial Release
Hardware Revision History

Hardware revision number can be found on the PCB board together with the module model number separated by the dash.

Document Change History

DateRevisionContributorDescription

Error rendering macro 'page-info'

Ambiguous method overloading for method jdk.proxy279.$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]

Error rendering macro 'page-info'

Ambiguous method overloading for method jdk.proxy279.$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]

Error rendering macro 'page-info'

Ambiguous method overloading for method jdk.proxy279.$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]

  • change list

--

all

Error rendering macro 'page-info'

Ambiguous method overloading for method jdk.proxy279.$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]

  • --
Document change history.

Disclaimer

Data Privacy

Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy

Document Warranty

The material contained in this document is provided “as is” and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein.

Limitation of Liability

In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof.

Copyright Notice

No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic.

Technology Licenses

The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license.

Environmental Protection

To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment.

REACH, RoHS and WEEE

REACH

Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA).

RoHS

Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant.

WEEE

Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE).

Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment.

Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676.


Error rendering macro 'page-info'

Ambiguous method overloading for method jdk.proxy279.$Proxy4022#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]


Table of contents

  • No labels