You are viewing an old version of this page. View the current version.
Compare with Current View Page History
« Previous Version 23 Next »
Download PDF version of this document.
The Trenz Electronic TE0865 is an industrial/extended grade module based on Xilinx Zunq UltraScale+ MPSoC. The TE0865 is equipped with 4x 2GB DDR4 SDRAM connected to Programmable Logic(PL) and 5x 2GB DDR4 SDRAM connected to Processing System(PS), 8 GB eMMC, 2x 64MB Quad SPI Flash, Gigabit Ethernet Transceiver, USB Transceiver, Ultra micro power terminal and an Intel MAx 10 as system controller CPLD.
Refer to http://trenz.org/te0865-info for the current online version of this manual and other available documentation.
Storage device name | Content | Notes |
---|---|---|
Quad SPI Flash | Not Programmed | |
EEPROM | Programmed | MAC Address |
System Controller CPLD | Programmed | Intel MAX 10 |
PL DDR4 SDRAM | Not Programmed | |
PS DDR4 SDRAM | Not Programmed | |
eMMC | Not Programmed |
Function | Schematic | Connected to | Direction | Description |
---|---|---|---|---|
Boot Mode | MODE0...3 | B2B, J3A | Input | |
Reset | PERST0 | B2B, J1B | Input | |
PGOOD | PG_VCCINT | CPLD, U46 | Output | |
Power Enable | EN_VCCINT | CPLD, U46 | Input |
FPGA bank number and number of I/O signals connected to the B2B connector:
Zynq MPSoC's I/O banks signals connected to the B2B connectors:
Bank | Type | B2B Connector | I/O Signal Count | Voltage | Notes |
---|---|---|---|---|---|
64 | HP | JM2 | 48x Single Ended, 24x LVDS Pairs | Variable | Max voltage 1.8V |
64 | HP | JM2 | 2x Single Ended | Variable | Max voltage 1.8V |
65 | HP | JM2 | 18x Single Ended, 9x LVDS Pairs | Variable | Max voltage 1.8V |
65 | HP | JM3 | 16x Single Ended, 8x LVDS Pairs | Variable | Max voltage 1.8V |
66 | HP | JM1 | 48x Single Ended, 24x LVDS Pairs | Variable | Max voltage 1.8V |
500 | MIO | JM1 | 8x Single Ended | 1.8V | |
501 | MIO | JM1 | 6x Single Ended | 3.3V | |
505 | GTR | JM3 | 16x Single Ended, 8x LVDS Pairs | - | 4x Lanes |
505 | GTR CLK | JM3 | 1x differential Clock | - |
For detailed information about the pin-out, please refer to the Pin-out table.
The Xilinx Zynq UltraScale+ device used on the TE0820 module has 4 GTR transceivers. All 4 are wired directly to B2B connector JM3. MGT (Multi Gigabit Transceiver) lane consists of one transmit and one receive (TX/RX) differential pairs, four signals total per one MGT lane. Following table lists lane number, FPGA bank number, transceiver type, signal schematic name, board-to-board pin connection and FPGA pins connection:
Lane | Bank | Signal Name | B2B Pin | Note |
---|---|---|---|---|
0 | 505 |
|
| |
1 | 505 |
|
| |
2 | 505 |
|
| |
3 | 505 |
|
|
There are 3 clock sources for the GTR transceivers. B505_CLK0 is connected directly to B2B connector JM3, so the clock can be provided by the carrier board. Clocks B505_CLK1 and B505_CLK3 are provided by the on-board clock generator (U10). As there are no capacitive coupling of the data and clock lines that are connected to the connectors, these may be required on the user’s PCB depending on the application.
Clock signal | Bank | Connected to | Notes |
---|---|---|---|
B505_CLK0_P | 505 | B2B, JM3-31 | Supplied by the carrier board |
B505_CLK0_N | 505 | B2B, JM3-33 | Supplied by the carrier board |
B505_CLK1_P | 505 | U10, CLK2A | On-board Si5338A |
B505_CLK1_N | 505 | U10, CLK2B | On-board Si5338A |
B505_CLK2_P | 505 | N/A | Not connected |
B505_CLK2_N | 505 | N/A | Not connected |
B505_CLK3_P | 505 | U10, CLK1A | On-board Si5338A |
B505_CLK3_N | 505 | U10, CLK1B | On-board Si5338A |
JTAG access to the UltraScale+ MPsoC FPGA through B2B connector J3B.
JTAG Signal | B2B Connector |
---|---|
TMS | J3B- D59 |
TDI | J3B- D57 |
TDO | J3B- D58 |
TCK | J3B- D56 |
JTAG access to the system controller CPLD, Intel MAX10 FPGA(U46) through B2B connector J2B.
JTAG Signal | B2B Connector |
---|---|
TCK_MAX10 | J2B- D56 |
TMS_MAX10 | J2B- D57 |
TDO_MAX10 | J2B- D58 |
TDI_MAX10 | J2B- D59 |
JTAGEN | Pulled Up |
MIO Pin | Connected to | Notes |
---|---|---|
MIO0...5 | QSPI Flash, U32 | |
MIO6...11 | QSPI, Flash, 33 | |
MIO13...22 | eMMC, U1 | |
MIO23 | B2B, J2A | U_INIT |
MIO24...25 | B2B, J3B | I2C U via Voltage Transform, U15 |
MIO26...27 | B2B, J2A | UART0_RX |
MIO28...29 | B2B, J2A | UART1_RX |
MIO30...31 | B2B, J2A | I2C M via Voltage Transform, U12 |
MIO32...37 | B2B, J2A | GPIO0...5 |
MIO38 | B2B, J2A | M_INIT |
MIO39...42 | B2B, J2B | SD |
MIO43 | B2B, J2A | PS_RSTn |
MIO44...51 | B2B, J2A | SD |
MIO52...63 | USB2.0, U2 | USB2.0 |
MIO64...77 | ETH PHY, U17 | ETH PHY |
Test Point | Signal | Notes |
---|---|---|
TP1...2 | +12.0V | |
TP3...4 | +3.3V | |
TP5...6 | +3.3V_SW | |
TP7...8 | +2.3V | |
TP9...10 | +1.8V | |
TP11...12 | +1.8V_AUX | |
TP13...14 | +1.8V_VCCADC | |
TP15...16 | +0.85V_VCCINT | |
TP17...18 | +1.2V_PL_DDR | |
TP19...20 | +2.5V_PL_DDR | |
TP21...22 | +0.85V_GTR_AVCC_PS | |
TP23...24 | +1.8V_GTR_AVTT_PS | |
TP25...26 | +1.8V_AUX_PS | |
TP27...28 | +1.2V_PLL_PS | |
TP29...30 | +1.2V_PS_DDR | |
TP31...32 | +2.5V_PS_DDR | |
TP33...34 | VREFA_DDR_PS | |
TP35...36 | VREFA_DDR_PL | |
TP37...38 | VTT_DDR_PS | |
TP39...40 | VTT_DDR_PL | |
TP41...42 | +0.9V_GTH_AVCC | |
TP43...44 | +1.8V_GTH_AUX | |
TP45...46 | +1.2V_GTH_AVTT | |
TP47...48 | +0.9V_GTY_AVCC | |
TP49...50 | +1.8V_GTY_AUX | |
TP51...52 | +1.2V_GTY_AVTT |
Chip/Interface | Designator | Notes |
---|---|---|
Intel MAX 10 | U46 | |
PL DDR4 SDRAM | U9, U10, U28, U29 | |
PS DDR4 RAM | U5...U8, U11 | |
Dual QSPI Flash | U32, U33 | |
eMMC RAM | U1 | |
USB2.0 Transceiver | U2 | |
Gigabit Ethernet Transceiver | U17 | |
EEPROM | U14 | |
Crypto Authentication | U19 | |
OPTIGA Authentication | U16 | |
MEMS Oscillator, |
MIO Pin | Schematic | U?? Pin | Notes |
---|---|---|---|
eMMC Flash memory device(U6) is connected to the ZynqMP PS MIO bank 500 pins MIO13..MIO23. eMMC chips IS21ES08G-JCLI (FLASH - NAND Speicher-IC (64 Gb x 1) MMC ) is used.
The TE0820 SoM has dual 8 Gb volatile DDR4 SDRAM IC for storing user application code and data.
Two quad SPI compatible serial bus flash MT25QU512ABB8E12-0SIT memory chips are provided for FPGA configuration file storage. After configuration completes the remaining free memory can be used for application data storage. All four SPI data lines are connected to the FPGA allowing x1, x2 or x4 data bus widths to be used. The maximum data transfer rate depends on the bus width and clock frequency.
On-board Gigabit Ethernet PHY (U8) is provided with Marvell Alaska 88E1512 IC (U8). The Ethernet PHY RGMII interface is connected to the ZynqMP Ethernet3 PS GEM3. I/O voltage is fixed at 1.8V for HSTL signaling. The reference clock input of the PHY is supplied from an on-board 25.000000 MHz oscillator (U11).
Pin | Schematic | Connected to | Note |
---|---|---|---|
MDIP0...3 | PHY_MDI0...3 | B2B, JM1 | |
MDC | ETH_MDC | MIO76 | |
MDIO | ETH_MDIO | MIO77 | |
S_IN | S_IN | B2B, JM3 | |
S_OUT | S_OUT | B2B, JM3 | |
TXD0..3 | ETH_TXD0...3 | MIO65...68 | |
TX_CTRL | ETH_TXCTL | MIO69 | |
TX_CLK | ETH_TXCK | MIO64 | |
RXD0...3 | ETH_RXD0...3 | MIO71...74 | |
RX_CTRL | ETH_RXCTL | MIO75 | |
RX_CLK | ETH_RXCK | MIO70 | |
LED1 | PHY_LED1 | CPLD, U21 | |
RESETn | ETH_RST | MIO24 |
Hi-speed USB ULPI PHY (U18) is provided with USB3320 from Microchip. The ULPI interface is connected to the Zynq PS USB0 via MIO52..63, bank 502. The I/O voltage is fixed at 1.8V and PHY reference clock input is supplied from the on-board 52.00 MHz oscillator (U14).
PHY Pin | ZYNQ Pin | B2B Name | Notes |
---|---|---|---|
ULPI | MIO52..63 | - | Zynq USB0 MIO pins are connected to the USB PHY. |
REFCLK | - | - | 52.000000 MHz from on-board oscillator (U14). |
REFSEL[0..2] | - | - | Reference clock frequency select, all set to GND selects 52.000000 MHz. |
RESETB | MIO25 | - | Active low reset. |
CLKOUT | MIO52 | - | Connected to 1.8V, selects reference clock operation mode. |
DP, DM | - | OTG_D_P, OTG_D_N | USB data lines routed to B2B connector JM3 pins 47 and 49. |
CPEN | - | VBUS_V_EN | External USB power switch active high enable signal, routed to JM3 pin 17. |
VBUS | - | USB_VBUS | Connect to USB VBUS via a series of resistors, see reference schematics, routed to JM3 pin 55. |
ID | - | OTG_ID | For an A-device connect to ground, for a B-device left floating. routed from JM3 pin 23. |
There is a 2Kb EEPROM (U25) provided on the module TE0820.
MIO Pin | Schematic | U25 Pin | Notes |
---|---|---|---|
MIO39 | I2C_SDA | SDA | |
MIO38 | I2C_SCL | SCL |
MIO Pin | Schematic | U?? Pin | Notes |
---|---|---|---|
MIO Pin | I2C Address | Designator | Notes |
---|---|---|---|
The TE???? SoM has ??? GByte volatile DDR3 SDRAM IC for storing user application code and data.
The TE???? SoM has ??? GByte volatile DDR3 SDRAM IC for storing user application code and data.
U?? Pin | Signal Name | Connected to | Signal Description | Note |
---|---|---|---|---|
Schematic | U?? Pin | Notes |
---|---|---|
Designator | Description | Frequency | Note |
---|---|---|---|
MHz | |||
MHz | |||
KHz | |||
Power supply with minimum current capability of xx A for system startup is recommended.
Power Input Pin | Typical Current |
---|---|
VIN | TBD* |
* TBD - To Be Determined
Create DrawIO object here: Attention if you copy from other page, objects are only linked.
Power Rail Name | B2B J1 Pin | B2B J2 Pin | B2B J3 Pin | B2B J4 Pin | Direction | Notes |
---|---|---|---|---|---|---|
VCCIO_67 | D10 | - | - | - | In | |
VCCIO_66 | D20 | - | - | - | In | |
VCCIO_64 | D35 | - | - | - | In | |
VCCIO_65 | D45 | - | - | - | In | |
VCCIO_91 | - | A6, | - | - | In | |
VCCIO_90 | - | B10 | - | - | In | |
VCCIO_89 | - | A21 | - | - | In | |
V_IO_CFG | - | A45 | - | - | In | |
+1.2V_PL_DDR | - | B44 | - | - | Out | |
VCCIO_68 | - | C29 | - | - | In | |
VCCIO_88 | - | D44 | - | - | In | |
+3.3V | - | D60 | - | - | Out | |
+1.8V | - | D60 | - | Out |
Bank | Schematic Name | Voltage | Notes |
---|---|---|---|
64 HP | VCCIO_64 | max 1.8 V | |
65 HP | VCCIO_65 | max 1.8 V | |
66 HP | VCCIO_66 | max 1.8 V | |
67 HP | VCCIO_67 | max 1.8 V | |
68 HP | VCCIO_68 | max 1.8 V | |
69 HP | VCCIO_69 | 1.2 V | |
70 HP | VCCIO_70 | 1.2 V | |
71 HP | VCCIO_71 | 1.2 V | |
88 HD | VCCIO_88 | max 3.3V | ZU17 Bank 90 HD |
89 HD | VCCIO_88 | max 3.3 V | ZU17 Bank 91 HD |
90 HD | VCCIO_88 | max 3.3V | ZU17 Bank 93 HD |
91 HD | VCCIO_88 | max 3.3V | ZU17 Bank 94 HD |
128 GTY | MGTAVCC_L | 0.9 V | |
129 GTY | MGTAVCC_L | 0.9 V | |
224 GTH | MGTAVCC_RS | 0.9 V | |
225 GTH | MGTAVCC_RS | 0.9 V | |
228 GTH | MGTAVCC_RN | 0.9 V | |
229 GTH | MGTAVCC_RN | 0.9 V | |
500 PSMIO | VCCO_PSIO0_500 | 1.8 V | |
501 PSMIO | VCCO_PSIO0_501 | max 3.3 V | |
502 PSMIO | VCCO_PSIO0_502 | 1.8 V | |
504 PSDDR | VCCO_PSDDR_504 | 1.2 V | |
505 PSGTR | PS_MGTRAVCC | 0.85 V |
Symbols | Description | Min | Max | Unit |
---|---|---|---|---|
V | ||||
V | ||||
V | ||||
V | ||||
V | ||||
V | ||||
V | ||||
V | ||||
°C |
Operating temperature range depends also on customer design and cooling solution. Please contact us for options.
Parameter | Min | Max | Units | Reference Document |
---|---|---|---|---|
V | See ???? datasheets. | |||
V | See ???? datasheet. | |||
V | See ???? datasheet. | |||
V | See ???? datasheet. | |||
V | See ???? datasheet. | |||
V | See ???? datasheet. | |||
V | See ???? datasheet. | |||
°C | See ???? datasheet. | |||
°C | See ???? datasheet. |
Components are mainly classified in 3 temperature groups, according to range specifications: commercial: 0°C - 75°C extended: 0°C - 85°C industrial: -40°C - 85°C
Classification of the module can be locked up here: Article Number Information i.e.: TE0803-03-5D"I"21-AS (The I indicates industrial)
The actual operation temperature range depends on the FPGA/SoC design/utilization and cooling, as well as other variables. Please note: These are only indications!
Module size: 75 mm × 100 mm. Please download the assembly diagram for exact numbers.
Mating height with standard connectors: 5 mm.
PCB thickness: 2 mm.
Trenz shop TE0865 overview page | |
---|---|
English page | German page |
Date | Revision | Changes | Documentation Link |
---|---|---|---|
2021-04-15 | REV01 | Initial Release |
Hardware revision number can be found on the PCB board together with the module model number separated by the dash.
Date | Revision | Contributor | Description |
---|---|---|---|
Error rendering macro 'page-info' Ambiguous method overloading for method jdk.proxy244.$Proxy3578#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] | Error rendering macro 'page-info' Ambiguous method overloading for method jdk.proxy244.$Proxy3578#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] | Error rendering macro 'page-info' Ambiguous method overloading for method jdk.proxy244.$Proxy3578#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] |
|
-- | all | Error rendering macro 'page-info' Ambiguous method overloading for method jdk.proxy244.$Proxy3578#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] |
|
Please also note our data protection declaration at https://www.trenz-electronic.de/en/Data-protection-Privacy
The material contained in this document is provided “as is” and is subject to being changed at any time without notice. Trenz Electronic does not warrant the accuracy and completeness of the materials in this document. Further, to the maximum extent permitted by applicable law, Trenz Electronic disclaims all warranties, either express or implied, with regard to this document and any information contained herein, including but not limited to the implied warranties of merchantability, fitness for a particular purpose or non infringement of intellectual property. Trenz Electronic shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein.
In no event will Trenz Electronic, its suppliers, or other third parties mentioned in this document be liable for any damages whatsoever (including, without limitation, those resulting from lost profits, lost data or business interruption) arising out of the use, inability to use, or the results of use of this document, any documents linked to this document, or the materials or information contained at any or all such documents. If your use of the materials or information from this document results in the need for servicing, repair or correction of equipment or data, you assume all costs thereof.
No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Trenz Electronic.
The hardware / firmware / software described in this document are furnished under a license and may be used /modified / copied only in accordance with the terms of such license.
To confront directly with the responsibility toward the environment, the global community and eventually also oneself. Such a resolution should be integral part not only of everybody's life. Also enterprises shall be conscious of their social responsibility and contribute to the preservation of our common living space. That is why Trenz Electronic invests in the protection of our Environment.
REACH
Trenz Electronic is a manufacturer and a distributor of electronic products. It is therefore a so called downstream user in the sense of REACH. The products we supply to you are solely non-chemical products (goods). Moreover and under normal and reasonably foreseeable circumstances of application, the goods supplied to you shall not release any substance. For that, Trenz Electronic is obliged to neither register nor to provide safety data sheet. According to present knowledge and to best of our knowledge, no SVHC (Substances of Very High Concern) on the Candidate List are contained in our products. Furthermore, we will immediately and unsolicited inform our customers in compliance with REACH - Article 33 if any substance present in our goods (above a concentration of 0,1 % weight by weight) will be classified as SVHC by the European Chemicals Agency (ECHA).
RoHS
Trenz Electronic GmbH herewith declares that all its products are developed, manufactured and distributed RoHS compliant.
WEEE
Information for users within the European Union in accordance with Directive 2002/96/EC of the European Parliament and of the Council of 27 January 2003 on waste electrical and electronic equipment (WEEE).
Users of electrical and electronic equipment in private households are required not to dispose of waste electrical and electronic equipment as unsorted municipal waste and to collect such waste electrical and electronic equipment separately. By the 13 August 2005, Member States shall have ensured that systems are set up allowing final holders and distributors to return waste electrical and electronic equipment at least free of charge. Member States shall ensure the availability and accessibility of the necessary collection facilities. Separate collection is the precondition to ensure specific treatment and recycling of waste electrical and electronic equipment and is necessary to achieve the chosen level of protection of human health and the environment in the European Union. Consumers have to actively contribute to the success of such collection and the return of waste electrical and electronic equipment. Presence of hazardous substances in electrical and electronic equipment results in potential effects on the environment and human health. The symbol consisting of the crossed-out wheeled bin indicates separate collection for waste electrical and electronic equipment.
Trenz Electronic is registered under WEEE-Reg.-Nr. DE97922676.
Error rendering macro 'page-info'
Ambiguous method overloading for method jdk.proxy244.$Proxy3578#hasContentLevelPermission. Cannot resolve which method to invoke for [null, class java.lang.String, class com.atlassian.confluence.pages.Page] due to overlapping prototypes between: [interface com.atlassian.confluence.user.ConfluenceUser, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject] [interface com.atlassian.user.User, class java.lang.String, class com.atlassian.confluence.core.ContentEntityObject]