Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

When state = RDY and DONE = '1' then FPGA_IO1 (pin number AE16 of the Xilinx FPGA on the RFSoC Module) connected with CPLD_IO2 (DIP SWITCH) else FPGA_IO1 is high impedance ('Z'). When DONE = '1' then en1='1' then PWR_STATUS <= FPGA_IO0 else PWR_STATUS blinks according to the state. The FPGA_IO0 is the pin number AE18 of the Xilinx FPGA on the RFSoC Module. The following table shows the relationship between user pins in the board when the FPGA is programmed successfully (DONE = '1'). Please note that the connected pins after programming the FPGA is only valid if the FPGA is programmed correctly and the power state in the CPLD code is RDY.

CPLD
ComponentDesignatorChipPin NamePin NumberBoardInterfaceConnected in the Hardware withDesignatorPin NamePin NumberBoardafter programming the FPGA connected withDesignatorPin NamePin NumberBoard
CPLD_IO240TE0835B2BDip SwitchS1-3------TEB0835B2BCPLDU31CPLD_IO240TE0835FPGAU1FPGA_IO1AE16TE0835
FPGAU1CPLDFPGA_IO027AE18TE0835---CPLDU31FPGA_IO0U1AE1827TE0835LEDD1------TE0835

Boot Mode

...