Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Key Features

  • Xilinx Artix-7 (A15T, A35T, A50T)

  • Rugged for shock and high vibration
  • 16 MByte QSPI Flash memory
  • Differential MEMS Oscillator for GT Clocking
  • MEMS Oscillator for PL Clocks (option)
  • Plug-on module with 2 × 100-pin high-speed hermaphroditic strips
    • 144 FPGA I/O's (max 68 differential)
    • XADC Analog Input
    • 4 GTP (high-performance transceiver) lanes
    • GT Reference Clock input
    • Optimized I/O and power pins for good signal integrity
  • On-board high-efficiency DC-DC converters
  • eFUSE bit-stream encryption (AES)
  • One user LED

Assembly options for cost or performance optimization available upon request. Possible options:

  • FPGA Type (A15T, A35T, A50T), temperature grade
  • GT Clock Frequency (or none if not assembled)
  • PL Clock Frequency and precision or none if not assembled)
  • Config and B14 Bank Voltage: 1.8V or 3.3V
  • SPI Flash type (or none if not assembled)
  • LED Color (or none if not assembled)
  • PUDC Pin strapping (pull high or pull down)
  • GT Power Enable pin strapping (default power enabled or disabled)

Current Assembly Variants

VariantFPGAGT ClockPL ClockPUDCGT PWR EnableB14/Config VoltageSPI FlashLED
StandardTE0714-02-35-2IA35T-2I125MHz25MhzHighEnabled3.3VS25FL127SRed
TE0714-02-35-2IC6A35T-2I125MHz25MHzHighEnabled1.8VN25Q128Red
 TE0714-02-50-2IA50T-2I125MHz25MhzHighEnabled3.3VS25FL127SRed
TE0714-02-50-2IC6A50T-2I125MHz25MHzHighEnabled1.8VN25Q128Red

Signals, Interfaces and Pins

...

Disclaimer

 

Include Page
IN:Include Legal Notices
IN:Include Legal Notices