Versions Compared

Key

  • This line was added.
  • This line was removed.
  • Formatting was changed.

...

Key Features

  • Xilinx Artix-7 (A15T, A35T, A50T)

  • Rugged for shock and high vibration
  • 16 MByte QSPI Flash memory
  • Differential MEMS Oscillator for GT Clocking
  • MEMS Oscillator for PL Clocks (option)
  • Plug-on module with 2 × 100-pin high-speed hermaphroditic strips
    • 144 FPGA I/O's (max 68 differential)
    • XADC Analog Input
    • 4 GTP (high-performance transceiver) lanes
    • GT Reference Clock input
    • Optimized I/O and power pins for good signal integrity
  • On-board high-efficiency DC-DC converters
  • eFUSE bit-stream encryption (AES)
  • One user LED

Assembly options for cost or performance optimization available upon request. Possible options:

  • FPGA Type (A15T, A35T, A50T), temperature grade
  • GT Clock Frequency (or none if not assembled)
  • PL Clock Frequency and precision or none if not assembled)
  • Config and B14 Bank Voltage: 1.8V or 3.3V
  • SPI Flash type (or none if not assembled)
  • LED Color (or none if not assembled)
  • PUDC Pin strapping (pull high or pull down)
  • GT Power Enable pin strapping (default power enabled or disabled)

Current Assembly Variants

VariantFPGAGT ClockPL ClockPUDCGT PWR EnableB14/Config VoltageR27 (VCCIO_0 on JM2 Pin 54)SPI FlashLED
TE0714-02-35-2IA35T-2I125MHz25MhzHighEnabled3.3VJM2 Pin 54 = VCCIO_0 (3.3V)S25FL127SRed
TE0714-02-35-2IC6A35T-2I125MHz25MHzHighEnabled1.8VJM2 Pin 54 = OpenN25Q128Red
TE0714-02-35-2IC7A35T-2I125MHz25MHzLowEnabled3.3VJM2 Pin 54 = OpenS25FL127SRed
 TE0714-02-50-2IA50T-2I125MHz25MhzHighEnabled3.3VJM2 Pin 54 = VCCIO_0 (3.3V)S25FL127SRed
TE0714-02-50-2IC6A50T-2I125MHz25MHzHighEnabled1.8VJM2 Pin 54 = OpenN25Q128Red
Note

On REV 01 JM2 Pin 54 is GND. When R27 is not populated, REV 02 is compatible to REV 01. When R27 is set, check your baseboard to not connect this pin to GND.

Signals, Interfaces and Pins

...

 PCB Revision

Changes                                   

PCN linkDocumantation Documentation link

01

Current Hardware Revision, no changes

-TE0714-01 TRM
02VCCIO0 added to B2BPCN-20160815 

Technical Specification

Absolute Maximum Ratings

...